Palacios Public Git Repository

To checkout Palacios execute

  git clone http://v3vee.org/palacios/palacios.web/palacios.git
This will give you the master branch. You probably want the devel branch or one of the release branches. To switch to the devel branch, simply execute
  cd palacios
  git checkout --track -b devel origin/devel
The other branches are similar.


build fixes and cleanup code to handle VMM shutdown
[palacios.git] / palacios / src / palacios / svm.c
1 /* 
2  * This file is part of the Palacios Virtual Machine Monitor developed
3  * by the V3VEE Project with funding from the United States National 
4  * Science Foundation and the Department of Energy.  
5  *
6  * The V3VEE Project is a joint project between Northwestern University
7  * and the University of New Mexico.  You can find out more at 
8  * http://www.v3vee.org
9  *
10  * Copyright (c) 2008, Jack Lange <jarusl@cs.northwestern.edu> 
11  * Copyright (c) 2008, The V3VEE Project <http://www.v3vee.org> 
12  * All rights reserved.
13  *
14  * Author: Jack Lange <jarusl@cs.northwestern.edu>
15  *
16  * This is free software.  You are permitted to use,
17  * redistribute, and modify it as specified in the file "V3VEE_LICENSE".
18  */
19
20
21 #include <palacios/svm.h>
22 #include <palacios/vmm.h>
23
24 #include <palacios/vmcb.h>
25 #include <palacios/vmm_mem.h>
26 #include <palacios/vmm_paging.h>
27 #include <palacios/svm_handler.h>
28
29 #include <palacios/vmm_debug.h>
30 #include <palacios/vm_guest_mem.h>
31
32 #include <palacios/vmm_decoder.h>
33 #include <palacios/vmm_string.h>
34 #include <palacios/vmm_lowlevel.h>
35 #include <palacios/svm_msr.h>
36
37 #include <palacios/vmm_rbtree.h>
38
39 #include <palacios/vmm_direct_paging.h>
40
41 #include <palacios/vmm_ctrl_regs.h>
42 #include <palacios/svm_io.h>
43
44 #include <palacios/vmm_sprintf.h>
45
46
47 #ifndef CONFIG_DEBUG_SVM
48 #undef PrintDebug
49 #define PrintDebug(fmt, args...)
50 #endif
51
52
53 uint32_t v3_last_exit;
54
55 // This is a global pointer to the host's VMCB
56 static addr_t host_vmcbs[CONFIG_MAX_CPUS] = { [0 ... CONFIG_MAX_CPUS - 1] = 0};
57
58
59
60 extern void v3_stgi();
61 extern void v3_clgi();
62 //extern int v3_svm_launch(vmcb_t * vmcb, struct v3_gprs * vm_regs, uint64_t * fs, uint64_t * gs);
63 extern int v3_svm_launch(vmcb_t * vmcb, struct v3_gprs * vm_regs, vmcb_t * host_vmcb);
64
65
66 static vmcb_t * Allocate_VMCB() {
67     vmcb_t * vmcb_page = NULL;
68     addr_t vmcb_pa = (addr_t)V3_AllocPages(1);
69
70     if ((void *)vmcb_pa == NULL) {
71         PrintError("Error allocating VMCB\n");
72         return NULL;
73     }
74
75     vmcb_page = (vmcb_t *)V3_VAddr((void *)vmcb_pa);
76
77     memset(vmcb_page, 0, 4096);
78
79     return vmcb_page;
80 }
81
82
83
84 static void Init_VMCB_BIOS(vmcb_t * vmcb, struct guest_info * core) {
85     vmcb_ctrl_t * ctrl_area = GET_VMCB_CTRL_AREA(vmcb);
86     vmcb_saved_state_t * guest_state = GET_VMCB_SAVE_STATE_AREA(vmcb);
87     uint_t i;
88
89
90     //
91     ctrl_area->svm_instrs.VMRUN = 1;
92     ctrl_area->svm_instrs.VMMCALL = 1;
93     ctrl_area->svm_instrs.VMLOAD = 1;
94     ctrl_area->svm_instrs.VMSAVE = 1;
95     ctrl_area->svm_instrs.STGI = 1;
96     ctrl_area->svm_instrs.CLGI = 1;
97     ctrl_area->svm_instrs.SKINIT = 1;
98     ctrl_area->svm_instrs.ICEBP = 1;
99     ctrl_area->svm_instrs.WBINVD = 1;
100     ctrl_area->svm_instrs.MONITOR = 1;
101     ctrl_area->svm_instrs.MWAIT_always = 1;
102     ctrl_area->svm_instrs.MWAIT_if_armed = 1;
103     ctrl_area->instrs.INVLPGA = 1;
104     ctrl_area->instrs.CPUID = 1;
105
106     ctrl_area->instrs.HLT = 1;
107
108 #ifdef CONFIG_TIME_VIRTUALIZE_TSC
109     ctrl_area->instrs.RDTSC = 1;
110     ctrl_area->svm_instrs.RDTSCP = 1;
111 #endif
112
113     // guest_state->cr0 = 0x00000001;    // PE 
114   
115     /*
116       ctrl_area->exceptions.de = 1;
117       ctrl_area->exceptions.df = 1;
118       
119       ctrl_area->exceptions.ts = 1;
120       ctrl_area->exceptions.ss = 1;
121       ctrl_area->exceptions.ac = 1;
122       ctrl_area->exceptions.mc = 1;
123       ctrl_area->exceptions.gp = 1;
124       ctrl_area->exceptions.ud = 1;
125       ctrl_area->exceptions.np = 1;
126       ctrl_area->exceptions.of = 1;
127       
128       ctrl_area->exceptions.nmi = 1;
129     */
130     
131
132     ctrl_area->instrs.NMI = 1;
133     ctrl_area->instrs.SMI = 0; // allow SMIs to run in guest
134     ctrl_area->instrs.INIT = 1;
135     ctrl_area->instrs.PAUSE = 1;
136     ctrl_area->instrs.shutdown_evts = 1;
137
138
139     /* DEBUG FOR RETURN CODE */
140     ctrl_area->exit_code = 1;
141
142
143     /* Setup Guest Machine state */
144
145     core->vm_regs.rsp = 0x00;
146     core->rip = 0xfff0;
147
148     core->vm_regs.rdx = 0x00000f00;
149
150
151     core->cpl = 0;
152
153     core->ctrl_regs.rflags = 0x00000002; // The reserved bit is always 1
154     core->ctrl_regs.cr0 = 0x60010010; // Set the WP flag so the memory hooks work in real-mode
155     core->ctrl_regs.efer |= EFER_MSR_svm_enable;
156
157
158
159
160
161     core->segments.cs.selector = 0xf000;
162     core->segments.cs.limit = 0xffff;
163     core->segments.cs.base = 0x0000000f0000LL;
164
165     // (raw attributes = 0xf3)
166     core->segments.cs.type = 0x3;
167     core->segments.cs.system = 0x1;
168     core->segments.cs.dpl = 0x3;
169     core->segments.cs.present = 1;
170
171
172
173     struct v3_segment * segregs [] = {&(core->segments.ss), &(core->segments.ds), 
174                                       &(core->segments.es), &(core->segments.fs), 
175                                       &(core->segments.gs), NULL};
176
177     for ( i = 0; segregs[i] != NULL; i++) {
178         struct v3_segment * seg = segregs[i];
179         
180         seg->selector = 0x0000;
181         //    seg->base = seg->selector << 4;
182         seg->base = 0x00000000;
183         seg->limit = ~0u;
184
185         // (raw attributes = 0xf3)
186         seg->type = 0x3;
187         seg->system = 0x1;
188         seg->dpl = 0x3;
189         seg->present = 1;
190     }
191
192     core->segments.gdtr.limit = 0x0000ffff;
193     core->segments.gdtr.base = 0x0000000000000000LL;
194     core->segments.idtr.limit = 0x0000ffff;
195     core->segments.idtr.base = 0x0000000000000000LL;
196
197     core->segments.ldtr.selector = 0x0000;
198     core->segments.ldtr.limit = 0x0000ffff;
199     core->segments.ldtr.base = 0x0000000000000000LL;
200     core->segments.tr.selector = 0x0000;
201     core->segments.tr.limit = 0x0000ffff;
202     core->segments.tr.base = 0x0000000000000000LL;
203
204
205     core->dbg_regs.dr6 = 0x00000000ffff0ff0LL;
206     core->dbg_regs.dr7 = 0x0000000000000400LL;
207
208
209     ctrl_area->IOPM_BASE_PA = (addr_t)V3_PAddr(core->vm_info->io_map.arch_data);
210     ctrl_area->instrs.IOIO_PROT = 1;
211             
212     ctrl_area->MSRPM_BASE_PA = (addr_t)V3_PAddr(core->vm_info->msr_map.arch_data);
213     ctrl_area->instrs.MSR_PROT = 1;   
214
215
216     PrintDebug("Exiting on interrupts\n");
217     ctrl_area->guest_ctrl.V_INTR_MASKING = 1;
218     ctrl_area->instrs.INTR = 1;
219
220
221     if (core->shdw_pg_mode == SHADOW_PAGING) {
222         PrintDebug("Creating initial shadow page table\n");
223         
224         /* JRL: This is a performance killer, and a simplistic solution */
225         /* We need to fix this */
226         ctrl_area->TLB_CONTROL = 1;
227         ctrl_area->guest_ASID = 1;
228         
229         
230         if (v3_init_passthrough_pts(core) == -1) {
231             PrintError("Could not initialize passthrough page tables\n");
232             return ;
233         }
234
235
236         core->shdw_pg_state.guest_cr0 = 0x0000000000000010LL;
237         PrintDebug("Created\n");
238         
239         core->ctrl_regs.cr0 |= 0x80000000;
240         core->ctrl_regs.cr3 = core->direct_map_pt;
241
242         ctrl_area->cr_reads.cr0 = 1;
243         ctrl_area->cr_writes.cr0 = 1;
244         //ctrl_area->cr_reads.cr4 = 1;
245         ctrl_area->cr_writes.cr4 = 1;
246         ctrl_area->cr_reads.cr3 = 1;
247         ctrl_area->cr_writes.cr3 = 1;
248
249         v3_hook_msr(core->vm_info, EFER_MSR, 
250                     &v3_handle_efer_read,
251                     &v3_handle_efer_write, 
252                     core);
253
254         ctrl_area->instrs.INVLPG = 1;
255
256         ctrl_area->exceptions.pf = 1;
257
258         guest_state->g_pat = 0x7040600070406ULL;
259
260
261
262     } else if (core->shdw_pg_mode == NESTED_PAGING) {
263         // Flush the TLB on entries/exits
264         ctrl_area->TLB_CONTROL = 1;
265         ctrl_area->guest_ASID = 1;
266
267         // Enable Nested Paging
268         ctrl_area->NP_ENABLE = 1;
269
270         PrintDebug("NP_Enable at 0x%p\n", (void *)&(ctrl_area->NP_ENABLE));
271
272         // Set the Nested Page Table pointer
273         if (v3_init_passthrough_pts(core) == -1) {
274             PrintError("Could not initialize Nested page tables\n");
275             return ;
276         }
277
278         ctrl_area->N_CR3 = core->direct_map_pt;
279
280         guest_state->g_pat = 0x7040600070406ULL;
281     }
282     
283     /* tell the guest that we don't support SVM */
284     v3_hook_msr(core->vm_info, SVM_VM_CR_MSR, 
285         &v3_handle_vm_cr_read,
286         &v3_handle_vm_cr_write, 
287         core);
288 }
289
290
291 int v3_init_svm_vmcb(struct guest_info * core, v3_vm_class_t vm_class) {
292
293     PrintDebug("Allocating VMCB\n");
294     core->vmm_data = (void *)Allocate_VMCB();
295     
296     if (core->vmm_data == NULL) {
297         PrintError("Could not allocate VMCB, Exiting...\n");
298         return -1;
299     }
300
301     if (vm_class == V3_PC_VM) {
302         PrintDebug("Initializing VMCB (addr=%p)\n", (void *)core->vmm_data);
303         Init_VMCB_BIOS((vmcb_t*)(core->vmm_data), core);
304     } else {
305         PrintError("Invalid VM class\n");
306         return -1;
307     }
308
309     return 0;
310 }
311
312
313 int v3_deinit_svm_vmcb(struct guest_info * core) {
314     V3_FreePages(V3_PAddr(core->vmm_data), 1);
315     return 0;
316 }
317
318
319 static int update_irq_exit_state(struct guest_info * info) {
320     vmcb_ctrl_t * guest_ctrl = GET_VMCB_CTRL_AREA((vmcb_t*)(info->vmm_data));
321
322     // Fix for QEMU bug using EVENTINJ as an internal cache
323     guest_ctrl->EVENTINJ.valid = 0;
324
325     if ((info->intr_core_state.irq_pending == 1) && (guest_ctrl->guest_ctrl.V_IRQ == 0)) {
326         
327 #ifdef CONFIG_DEBUG_INTERRUPTS
328         PrintDebug("INTAK cycle completed for irq %d\n", info->intr_core_state.irq_vector);
329 #endif
330
331         info->intr_core_state.irq_started = 1;
332         info->intr_core_state.irq_pending = 0;
333
334         v3_injecting_intr(info, info->intr_core_state.irq_vector, V3_EXTERNAL_IRQ);
335     }
336
337     if ((info->intr_core_state.irq_started == 1) && (guest_ctrl->exit_int_info.valid == 0)) {
338 #ifdef CONFIG_DEBUG_INTERRUPTS
339         PrintDebug("Interrupt %d taken by guest\n", info->intr_core_state.irq_vector);
340 #endif
341
342         // Interrupt was taken fully vectored
343         info->intr_core_state.irq_started = 0;
344
345     } else if ((info->intr_core_state.irq_started == 1) && (guest_ctrl->exit_int_info.valid == 1)) {
346 #ifdef CONFIG_DEBUG_INTERRUPTS
347         PrintDebug("EXIT INT INFO is set (vec=%d)\n", guest_ctrl->exit_int_info.vector);
348 #endif
349     }
350
351     return 0;
352 }
353
354
355 static int update_irq_entry_state(struct guest_info * info) {
356     vmcb_ctrl_t * guest_ctrl = GET_VMCB_CTRL_AREA((vmcb_t*)(info->vmm_data));
357
358
359     if (info->intr_core_state.irq_pending == 0) {
360         guest_ctrl->guest_ctrl.V_IRQ = 0;
361         guest_ctrl->guest_ctrl.V_INTR_VECTOR = 0;
362     }
363     
364     if (v3_excp_pending(info)) {
365         uint_t excp = v3_get_excp_number(info);
366         
367         guest_ctrl->EVENTINJ.type = SVM_INJECTION_EXCEPTION;
368         
369         if (info->excp_state.excp_error_code_valid) {
370             guest_ctrl->EVENTINJ.error_code = info->excp_state.excp_error_code;
371             guest_ctrl->EVENTINJ.ev = 1;
372 #ifdef CONFIG_DEBUG_INTERRUPTS
373             PrintDebug("Injecting exception %d with error code %x\n", excp, guest_ctrl->EVENTINJ.error_code);
374 #endif
375         }
376         
377         guest_ctrl->EVENTINJ.vector = excp;
378         
379         guest_ctrl->EVENTINJ.valid = 1;
380
381 #ifdef CONFIG_DEBUG_INTERRUPTS
382         PrintDebug("<%d> Injecting Exception %d (CR2=%p) (EIP=%p)\n", 
383                    (int)info->num_exits, 
384                    guest_ctrl->EVENTINJ.vector, 
385                    (void *)(addr_t)info->ctrl_regs.cr2,
386                    (void *)(addr_t)info->rip);
387 #endif
388
389         v3_injecting_excp(info, excp);
390     } else if (info->intr_core_state.irq_started == 1) {
391 #ifdef CONFIG_DEBUG_INTERRUPTS
392         PrintDebug("IRQ pending from previous injection\n");
393 #endif
394         guest_ctrl->guest_ctrl.V_IRQ = 1;
395         guest_ctrl->guest_ctrl.V_INTR_VECTOR = info->intr_core_state.irq_vector;
396         guest_ctrl->guest_ctrl.V_IGN_TPR = 1;
397         guest_ctrl->guest_ctrl.V_INTR_PRIO = 0xf;
398
399     } else {
400         switch (v3_intr_pending(info)) {
401             case V3_EXTERNAL_IRQ: {
402                 uint32_t irq = v3_get_intr(info);
403
404                 guest_ctrl->guest_ctrl.V_IRQ = 1;
405                 guest_ctrl->guest_ctrl.V_INTR_VECTOR = irq;
406                 guest_ctrl->guest_ctrl.V_IGN_TPR = 1;
407                 guest_ctrl->guest_ctrl.V_INTR_PRIO = 0xf;
408
409 #ifdef CONFIG_DEBUG_INTERRUPTS
410                 PrintDebug("Injecting Interrupt %d (EIP=%p)\n", 
411                            guest_ctrl->guest_ctrl.V_INTR_VECTOR, 
412                            (void *)(addr_t)info->rip);
413 #endif
414
415                 info->intr_core_state.irq_pending = 1;
416                 info->intr_core_state.irq_vector = irq;
417                 
418                 break;
419             }
420             case V3_NMI:
421                 guest_ctrl->EVENTINJ.type = SVM_INJECTION_NMI;
422                 break;
423             case V3_SOFTWARE_INTR:
424                 guest_ctrl->EVENTINJ.type = SVM_INJECTION_SOFT_INTR;
425                 break;
426             case V3_VIRTUAL_IRQ:
427                 guest_ctrl->EVENTINJ.type = SVM_INJECTION_IRQ;
428                 break;
429
430             case V3_INVALID_INTR:
431             default:
432                 break;
433         }
434         
435     }
436
437     return 0;
438 }
439
440
441 /* 
442  * CAUTION and DANGER!!! 
443  * 
444  * The VMCB CANNOT(!!) be accessed outside of the clgi/stgi calls inside this function
445  * When exectuing a symbiotic call, the VMCB WILL be overwritten, so any dependencies 
446  * on its contents will cause things to break. The contents at the time of the exit WILL 
447  * change before the exit handler is executed.
448  */
449 int v3_svm_enter(struct guest_info * info) {
450     vmcb_ctrl_t * guest_ctrl = GET_VMCB_CTRL_AREA((vmcb_t*)(info->vmm_data));
451     vmcb_saved_state_t * guest_state = GET_VMCB_SAVE_STATE_AREA((vmcb_t*)(info->vmm_data)); 
452     addr_t exit_code = 0, exit_info1 = 0, exit_info2 = 0;
453
454     v3_adjust_time(info);
455
456     // Conditionally yield the CPU if the timeslice has expired
457     v3_yield_cond(info);
458
459     // disable global interrupts for vm state transition
460     v3_clgi();
461
462     // Synchronize the guest state to the VMCB
463     guest_state->cr0 = info->ctrl_regs.cr0;
464     guest_state->cr2 = info->ctrl_regs.cr2;
465     guest_state->cr3 = info->ctrl_regs.cr3;
466     guest_state->cr4 = info->ctrl_regs.cr4;
467     guest_state->dr6 = info->dbg_regs.dr6;
468     guest_state->dr7 = info->dbg_regs.dr7;
469     guest_ctrl->guest_ctrl.V_TPR = info->ctrl_regs.cr8 & 0xff;
470     guest_state->rflags = info->ctrl_regs.rflags;
471     guest_state->efer = info->ctrl_regs.efer;
472     
473     guest_state->cpl = info->cpl;
474
475     v3_set_vmcb_segments((vmcb_t*)(info->vmm_data), &(info->segments));
476
477     guest_state->rax = info->vm_regs.rax;
478     guest_state->rip = info->rip;
479     guest_state->rsp = info->vm_regs.rsp;
480
481 #ifdef CONFIG_SYMCALL
482     if (info->sym_core_state.symcall_state.sym_call_active == 0) {
483         update_irq_entry_state(info);
484     }
485 #else 
486     update_irq_entry_state(info);
487 #endif
488
489
490     /* ** */
491
492     /*
493       PrintDebug("SVM Entry to CS=%p  rip=%p...\n", 
494       (void *)(addr_t)info->segments.cs.base, 
495       (void *)(addr_t)info->rip);
496     */
497
498 #ifdef CONFIG_SYMCALL
499     if (info->sym_core_state.symcall_state.sym_call_active == 1) {
500         if (guest_ctrl->guest_ctrl.V_IRQ == 1) {
501             V3_Print("!!! Injecting Interrupt during Sym call !!!\n");
502         }
503     }
504 #endif
505
506     v3_update_timers(info);
507     guest_ctrl->TSC_OFFSET = v3_tsc_host_offset(&info->time_state);
508
509     //V3_Print("Calling v3_svm_launch\n");
510
511     v3_svm_launch((vmcb_t *)V3_PAddr(info->vmm_data), &(info->vm_regs), (vmcb_t *)host_vmcbs[info->cpu_id]);
512
513     //V3_Print("SVM Returned: Exit Code: %x, guest_rip=%lx\n", (uint32_t)(guest_ctrl->exit_code), (unsigned long)guest_state->rip);
514
515     v3_last_exit = (uint32_t)(guest_ctrl->exit_code);
516
517     //PrintDebug("SVM Returned\n");
518     
519     info->num_exits++;
520
521     // Save Guest state from VMCB
522     info->rip = guest_state->rip;
523     info->vm_regs.rsp = guest_state->rsp;
524     info->vm_regs.rax = guest_state->rax;
525
526     info->cpl = guest_state->cpl;
527
528     info->ctrl_regs.cr0 = guest_state->cr0;
529     info->ctrl_regs.cr2 = guest_state->cr2;
530     info->ctrl_regs.cr3 = guest_state->cr3;
531     info->ctrl_regs.cr4 = guest_state->cr4;
532     info->dbg_regs.dr6 = guest_state->dr6;
533     info->dbg_regs.dr7 = guest_state->dr7;
534     info->ctrl_regs.cr8 = guest_ctrl->guest_ctrl.V_TPR;
535     info->ctrl_regs.rflags = guest_state->rflags;
536     info->ctrl_regs.efer = guest_state->efer;
537     
538     v3_get_vmcb_segments((vmcb_t*)(info->vmm_data), &(info->segments));
539     info->cpu_mode = v3_get_vm_cpu_mode(info);
540     info->mem_mode = v3_get_vm_mem_mode(info);
541     /* ** */
542
543
544     // save exit info here
545     exit_code = guest_ctrl->exit_code;
546     exit_info1 = guest_ctrl->exit_info1;
547     exit_info2 = guest_ctrl->exit_info2;
548
549
550 #ifdef CONFIG_SYMCALL
551     if (info->sym_core_state.symcall_state.sym_call_active == 0) {
552         update_irq_exit_state(info);
553     }
554 #else
555     update_irq_exit_state(info);
556 #endif
557
558
559     // reenable global interrupts after vm exit
560     v3_stgi();
561
562  
563     // Conditionally yield the CPU if the timeslice has expired
564     v3_yield_cond(info);
565
566
567
568     if (v3_handle_svm_exit(info, exit_code, exit_info1, exit_info2) != 0) {
569         PrintError("Error in SVM exit handler\n");
570         return -1;
571     }
572
573
574     return 0;
575 }
576
577
578 int v3_start_svm_guest(struct guest_info * info) {
579     //    vmcb_saved_state_t * guest_state = GET_VMCB_SAVE_STATE_AREA((vmcb_t*)(info->vmm_data));
580     //  vmcb_ctrl_t * guest_ctrl = GET_VMCB_CTRL_AREA((vmcb_t*)(info->vmm_data));
581
582     PrintDebug("Starting SVM core %u\n", info->cpu_id);
583
584     if (info->cpu_id == 0) {
585         info->core_run_state = CORE_RUNNING;
586         info->vm_info->run_state = VM_RUNNING;
587     } else  { 
588         PrintDebug("SVM core %u: Waiting for core initialization\n", info->cpu_id);
589
590         while (info->core_run_state == CORE_STOPPED) {
591             v3_yield(info);
592             //PrintDebug("SVM core %u: still waiting for INIT\n",info->cpu_id);
593         }
594
595         PrintDebug("SVM core %u initialized\n", info->cpu_id);
596     } 
597
598     PrintDebug("SVM core %u: I am starting at CS=0x%x (base=0x%p, limit=0x%x),  RIP=0x%p\n", 
599                info->cpu_id, info->segments.cs.selector, (void *)(info->segments.cs.base), 
600                info->segments.cs.limit, (void *)(info->rip));
601
602
603
604     PrintDebug("SVM core %u: Launching SVM VM (vmcb=%p)\n", info->cpu_id, (void *)info->vmm_data);
605     //PrintDebugVMCB((vmcb_t*)(info->vmm_data));
606     
607     v3_start_time(info);
608
609     while (1) {
610
611         if (info->vm_info->run_state == VM_STOPPED) {
612             info->core_run_state = CORE_STOPPED;
613             break;
614         }
615         
616         if (v3_svm_enter(info) == -1) {
617             vmcb_ctrl_t * guest_ctrl = GET_VMCB_CTRL_AREA((vmcb_t*)(info->vmm_data));
618             addr_t host_addr;
619             addr_t linear_addr = 0;
620             
621             info->vm_info->run_state = VM_ERROR;
622             
623             V3_Print("SVM core %u: SVM ERROR!!\n", info->cpu_id); 
624             
625             v3_print_guest_state(info);
626             
627             V3_Print("SVM core %u: SVM Exit Code: %p\n", info->cpu_id, (void *)(addr_t)guest_ctrl->exit_code); 
628             
629             V3_Print("SVM core %u: exit_info1 low = 0x%.8x\n", info->cpu_id, *(uint_t*)&(guest_ctrl->exit_info1));
630             V3_Print("SVM core %u: exit_info1 high = 0x%.8x\n", info->cpu_id, *(uint_t *)(((uchar_t *)&(guest_ctrl->exit_info1)) + 4));
631             
632             V3_Print("SVM core %u: exit_info2 low = 0x%.8x\n", info->cpu_id, *(uint_t*)&(guest_ctrl->exit_info2));
633             V3_Print("SVM core %u: exit_info2 high = 0x%.8x\n", info->cpu_id, *(uint_t *)(((uchar_t *)&(guest_ctrl->exit_info2)) + 4));
634             
635             linear_addr = get_addr_linear(info, info->rip, &(info->segments.cs));
636             
637             if (info->mem_mode == PHYSICAL_MEM) {
638                 v3_gpa_to_hva(info, linear_addr, &host_addr);
639             } else if (info->mem_mode == VIRTUAL_MEM) {
640                 v3_gva_to_hva(info, linear_addr, &host_addr);
641             }
642             
643             V3_Print("SVM core %u: Host Address of rip = 0x%p\n", info->cpu_id, (void *)host_addr);
644             
645             V3_Print("SVM core %u: Instr (15 bytes) at %p:\n", info->cpu_id, (void *)host_addr);
646             v3_dump_mem((uint8_t *)host_addr, 15);
647             
648             v3_print_stack(info);
649
650             break;
651         }
652
653
654         if (info->vm_info->run_state == VM_STOPPED) {
655             info->core_run_state = CORE_STOPPED;
656             break;
657         }
658
659         
660 /*
661         if ((info->num_exits % 5000) == 0) {
662             V3_Print("SVM Exit number %d\n", (uint32_t)info->num_exits);
663         }
664 */
665         
666     }
667
668     // Need to take down the other cores on error... 
669
670     return 0;
671 }
672
673
674
675
676
677 /* Checks machine SVM capability */
678 /* Implemented from: AMD Arch Manual 3, sect 15.4 */ 
679 int v3_is_svm_capable() {
680     uint_t vm_cr_low = 0, vm_cr_high = 0;
681     uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;
682
683     v3_cpuid(CPUID_EXT_FEATURE_IDS, &eax, &ebx, &ecx, &edx);
684   
685     PrintDebug("CPUID_EXT_FEATURE_IDS_ecx=0x%x\n", ecx);
686
687     if ((ecx & CPUID_EXT_FEATURE_IDS_ecx_svm_avail) == 0) {
688       V3_Print("SVM Not Available\n");
689       return 0;
690     }  else {
691         v3_get_msr(SVM_VM_CR_MSR, &vm_cr_high, &vm_cr_low);
692         
693         PrintDebug("SVM_VM_CR_MSR = 0x%x 0x%x\n", vm_cr_high, vm_cr_low);
694         
695         if ((vm_cr_low & SVM_VM_CR_MSR_svmdis) == 1) {
696             V3_Print("SVM is available but is disabled.\n");
697             
698             v3_cpuid(CPUID_SVM_REV_AND_FEATURE_IDS, &eax, &ebx, &ecx, &edx);
699             
700             PrintDebug("CPUID_SVM_REV_AND_FEATURE_IDS_edx=0x%x\n", edx);
701             
702             if ((edx & CPUID_SVM_REV_AND_FEATURE_IDS_edx_svml) == 0) {
703                 V3_Print("SVM BIOS Disabled, not unlockable\n");
704             } else {
705                 V3_Print("SVM is locked with a key\n");
706             }
707             return 0;
708
709         } else {
710             V3_Print("SVM is available and  enabled.\n");
711
712             v3_cpuid(CPUID_SVM_REV_AND_FEATURE_IDS, &eax, &ebx, &ecx, &edx);
713             PrintDebug("CPUID_SVM_REV_AND_FEATURE_IDS_eax=0x%x\n", eax);
714             PrintDebug("CPUID_SVM_REV_AND_FEATURE_IDS_ebx=0x%x\n", ebx);
715             PrintDebug("CPUID_SVM_REV_AND_FEATURE_IDS_ecx=0x%x\n", ecx);
716             PrintDebug("CPUID_SVM_REV_AND_FEATURE_IDS_edx=0x%x\n", edx);
717
718             return 1;
719         }
720     }
721 }
722
723 static int has_svm_nested_paging() {
724     uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;
725
726     v3_cpuid(CPUID_SVM_REV_AND_FEATURE_IDS, &eax, &ebx, &ecx, &edx);
727
728     //PrintDebug("CPUID_EXT_FEATURE_IDS_edx=0x%x\n", edx);
729
730     if ((edx & CPUID_SVM_REV_AND_FEATURE_IDS_edx_np) == 0) {
731         V3_Print("SVM Nested Paging not supported\n");
732         return 0;
733     } else {
734         V3_Print("SVM Nested Paging supported\n");
735         return 1;
736     }
737 }
738
739
740 void v3_init_svm_cpu(int cpu_id) {
741     reg_ex_t msr;
742     extern v3_cpu_arch_t v3_cpu_types[];
743
744     // Enable SVM on the CPU
745     v3_get_msr(EFER_MSR, &(msr.e_reg.high), &(msr.e_reg.low));
746     msr.e_reg.low |= EFER_MSR_svm_enable;
747     v3_set_msr(EFER_MSR, 0, msr.e_reg.low);
748
749     V3_Print("SVM Enabled\n");
750
751     // Setup the host state save area
752     host_vmcbs[cpu_id] = (addr_t)V3_AllocPages(4);
753
754     /* 64-BIT-ISSUE */
755     //  msr.e_reg.high = 0;
756     //msr.e_reg.low = (uint_t)host_vmcb;
757     msr.r_reg = host_vmcbs[cpu_id];
758
759     PrintDebug("Host State being saved at %p\n", (void *)host_vmcbs[cpu_id]);
760     v3_set_msr(SVM_VM_HSAVE_PA_MSR, msr.e_reg.high, msr.e_reg.low);
761
762
763     if (has_svm_nested_paging() == 1) {
764         v3_cpu_types[cpu_id] = V3_SVM_REV3_CPU;
765     } else {
766         v3_cpu_types[cpu_id] = V3_SVM_CPU;
767     }
768 }
769
770
771
772 void v3_deinit_svm_cpu(int cpu_id) {
773     reg_ex_t msr;
774     extern v3_cpu_arch_t v3_cpu_types[];
775
776     // reset SVM_VM_HSAVE_PA_MSR
777     // Does setting it to NULL disable??
778     msr.r_reg = 0;
779     v3_set_msr(SVM_VM_HSAVE_PA_MSR, msr.e_reg.high, msr.e_reg.low);
780
781     // Disable SVM?
782     v3_get_msr(EFER_MSR, &(msr.e_reg.high), &(msr.e_reg.low));
783     msr.e_reg.low &= ~EFER_MSR_svm_enable;
784     v3_set_msr(EFER_MSR, 0, msr.e_reg.low);
785
786     v3_cpu_types[cpu_id] = V3_INVALID_CPU;
787
788     V3_FreePages((void *)host_vmcbs[cpu_id], 4);
789
790     V3_Print("Host CPU %d host area freed, and SVM disabled\n", cpu_id);
791     return;
792 }
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843 #if 0
844 /* 
845  * Test VMSAVE/VMLOAD Latency 
846  */
847 #define vmsave ".byte 0x0F,0x01,0xDB ; "
848 #define vmload ".byte 0x0F,0x01,0xDA ; "
849 {
850     uint32_t start_lo, start_hi;
851     uint32_t end_lo, end_hi;
852     uint64_t start, end;
853     
854     __asm__ __volatile__ (
855                           "rdtsc ; "
856                           "movl %%eax, %%esi ; "
857                           "movl %%edx, %%edi ; "
858                           "movq  %%rcx, %%rax ; "
859                           vmsave
860                           "rdtsc ; "
861                           : "=D"(start_hi), "=S"(start_lo), "=a"(end_lo),"=d"(end_hi)
862                           : "c"(host_vmcb[cpu_id]), "0"(0), "1"(0), "2"(0), "3"(0)
863                           );
864     
865     start = start_hi;
866     start <<= 32;
867     start += start_lo;
868     
869     end = end_hi;
870     end <<= 32;
871     end += end_lo;
872     
873     PrintDebug("VMSave Cycle Latency: %d\n", (uint32_t)(end - start));
874     
875     __asm__ __volatile__ (
876                           "rdtsc ; "
877                           "movl %%eax, %%esi ; "
878                           "movl %%edx, %%edi ; "
879                           "movq  %%rcx, %%rax ; "
880                           vmload
881                           "rdtsc ; "
882                           : "=D"(start_hi), "=S"(start_lo), "=a"(end_lo),"=d"(end_hi)
883                               : "c"(host_vmcb[cpu_id]), "0"(0), "1"(0), "2"(0), "3"(0)
884                               );
885         
886         start = start_hi;
887         start <<= 32;
888         start += start_lo;
889
890         end = end_hi;
891         end <<= 32;
892         end += end_lo;
893
894
895         PrintDebug("VMLoad Cycle Latency: %d\n", (uint32_t)(end - start));
896     }
897     /* End Latency Test */
898
899 #endif
900
901
902
903
904
905
906
907 #if 0
908 void Init_VMCB_pe(vmcb_t *vmcb, struct guest_info vm_info) {
909   vmcb_ctrl_t * ctrl_area = GET_VMCB_CTRL_AREA(vmcb);
910   vmcb_saved_state_t * guest_state = GET_VMCB_SAVE_STATE_AREA(vmcb);
911   uint_t i = 0;
912
913
914   guest_state->rsp = vm_info.vm_regs.rsp;
915   guest_state->rip = vm_info.rip;
916
917
918   /* I pretty much just gutted this from TVMM */
919   /* Note: That means its probably wrong */
920
921   // set the segment registers to mirror ours
922   guest_state->cs.selector = 1<<3;
923   guest_state->cs.attrib.fields.type = 0xa; // Code segment+read
924   guest_state->cs.attrib.fields.S = 1;
925   guest_state->cs.attrib.fields.P = 1;
926   guest_state->cs.attrib.fields.db = 1;
927   guest_state->cs.attrib.fields.G = 1;
928   guest_state->cs.limit = 0xfffff;
929   guest_state->cs.base = 0;
930   
931   struct vmcb_selector *segregs [] = {&(guest_state->ss), &(guest_state->ds), &(guest_state->es), &(guest_state->fs), &(guest_state->gs), NULL};
932   for ( i = 0; segregs[i] != NULL; i++) {
933     struct vmcb_selector * seg = segregs[i];
934     
935     seg->selector = 2<<3;
936     seg->attrib.fields.type = 0x2; // Data Segment+read/write
937     seg->attrib.fields.S = 1;
938     seg->attrib.fields.P = 1;
939     seg->attrib.fields.db = 1;
940     seg->attrib.fields.G = 1;
941     seg->limit = 0xfffff;
942     seg->base = 0;
943   }
944
945
946   {
947     /* JRL THIS HAS TO GO */
948     
949     //    guest_state->tr.selector = GetTR_Selector();
950     guest_state->tr.attrib.fields.type = 0x9; 
951     guest_state->tr.attrib.fields.P = 1;
952     // guest_state->tr.limit = GetTR_Limit();
953     //guest_state->tr.base = GetTR_Base();// - 0x2000;
954     /* ** */
955   }
956
957
958   /* ** */
959
960
961   guest_state->efer |= EFER_MSR_svm_enable;
962   guest_state->rflags = 0x00000002; // The reserved bit is always 1
963   ctrl_area->svm_instrs.VMRUN = 1;
964   guest_state->cr0 = 0x00000001;    // PE 
965   ctrl_area->guest_ASID = 1;
966
967
968   //  guest_state->cpl = 0;
969
970
971
972   // Setup exits
973
974   ctrl_area->cr_writes.cr4 = 1;
975   
976   ctrl_area->exceptions.de = 1;
977   ctrl_area->exceptions.df = 1;
978   ctrl_area->exceptions.pf = 1;
979   ctrl_area->exceptions.ts = 1;
980   ctrl_area->exceptions.ss = 1;
981   ctrl_area->exceptions.ac = 1;
982   ctrl_area->exceptions.mc = 1;
983   ctrl_area->exceptions.gp = 1;
984   ctrl_area->exceptions.ud = 1;
985   ctrl_area->exceptions.np = 1;
986   ctrl_area->exceptions.of = 1;
987   ctrl_area->exceptions.nmi = 1;
988
989   
990
991   ctrl_area->instrs.IOIO_PROT = 1;
992   ctrl_area->IOPM_BASE_PA = (uint_t)V3_AllocPages(3);
993   
994   {
995     reg_ex_t tmp_reg;
996     tmp_reg.r_reg = ctrl_area->IOPM_BASE_PA;
997     memset((void*)(tmp_reg.e_reg.low), 0xffffffff, PAGE_SIZE * 2);
998   }
999
1000   ctrl_area->instrs.INTR = 1;
1001
1002   
1003   {
1004     char gdt_buf[6];
1005     char idt_buf[6];
1006
1007     memset(gdt_buf, 0, 6);
1008     memset(idt_buf, 0, 6);
1009
1010
1011     uint_t gdt_base, idt_base;
1012     ushort_t gdt_limit, idt_limit;
1013     
1014     GetGDTR(gdt_buf);
1015     gdt_base = *(ulong_t*)((uchar_t*)gdt_buf + 2) & 0xffffffff;
1016     gdt_limit = *(ushort_t*)(gdt_buf) & 0xffff;
1017     PrintDebug("GDT: base: %x, limit: %x\n", gdt_base, gdt_limit);
1018
1019     GetIDTR(idt_buf);
1020     idt_base = *(ulong_t*)(idt_buf + 2) & 0xffffffff;
1021     idt_limit = *(ushort_t*)(idt_buf) & 0xffff;
1022     PrintDebug("IDT: base: %x, limit: %x\n",idt_base, idt_limit);
1023
1024
1025     // gdt_base -= 0x2000;
1026     //idt_base -= 0x2000;
1027
1028     guest_state->gdtr.base = gdt_base;
1029     guest_state->gdtr.limit = gdt_limit;
1030     guest_state->idtr.base = idt_base;
1031     guest_state->idtr.limit = idt_limit;
1032
1033
1034   }
1035   
1036   
1037   // also determine if CPU supports nested paging
1038   /*
1039   if (vm_info.page_tables) {
1040     //   if (0) {
1041     // Flush the TLB on entries/exits
1042     ctrl_area->TLB_CONTROL = 1;
1043
1044     // Enable Nested Paging
1045     ctrl_area->NP_ENABLE = 1;
1046
1047     PrintDebug("NP_Enable at 0x%x\n", &(ctrl_area->NP_ENABLE));
1048
1049         // Set the Nested Page Table pointer
1050     ctrl_area->N_CR3 |= ((addr_t)vm_info.page_tables & 0xfffff000);
1051
1052
1053     //   ctrl_area->N_CR3 = Get_CR3();
1054     // guest_state->cr3 |= (Get_CR3() & 0xfffff000);
1055
1056     guest_state->g_pat = 0x7040600070406ULL;
1057
1058     PrintDebug("Set Nested CR3: lo: 0x%x  hi: 0x%x\n", (uint_t)*(&(ctrl_area->N_CR3)), (uint_t)*((unsigned char *)&(ctrl_area->N_CR3) + 4));
1059     PrintDebug("Set Guest CR3: lo: 0x%x  hi: 0x%x\n", (uint_t)*(&(guest_state->cr3)), (uint_t)*((unsigned char *)&(guest_state->cr3) + 4));
1060     // Enable Paging
1061     //    guest_state->cr0 |= 0x80000000;
1062   }
1063   */
1064
1065 }
1066
1067
1068
1069
1070
1071 #endif
1072
1073