2 * This file is part of the Palacios Virtual Machine Monitor developed
3 * by the V3VEE Project with funding from the United States National
4 * Science Foundation and the Department of Energy.
6 * The V3VEE Project is a joint project between Northwestern University
7 * and the University of New Mexico. You can find out more at
10 * Copyright (c) 2008, Jack Lange <jarusl@cs.northwestern.edu>
11 * Copyright (c) 2008, The V3VEE Project <http://www.v3vee.org>
12 * All rights reserved.
14 * Author: Jack Lange <jarusl@cs.northwestern.edu>
16 * This is free software. You are permitted to use,
17 * redistribute, and modify it as specified in the file "V3VEE_LICENSE".
20 #include <palacios/vmm.h>
21 #include <palacios/vmm_dev_mgr.h>
22 #include <palacios/vm_guest_mem.h>
23 #include <devices/ide.h>
24 #include <devices/pci.h>
25 #include <devices/southbridge.h>
26 #include "ide-types.h"
27 #include "atapi-types.h"
29 #ifndef V3_CONFIG_DEBUG_IDE
31 #define PrintDebug(fmt, args...)
34 #define PRI_DEFAULT_IRQ 14
35 #define SEC_DEFAULT_IRQ 15
38 #define PRI_DATA_PORT 0x1f0
39 #define PRI_FEATURES_PORT 0x1f1
40 #define PRI_SECT_CNT_PORT 0x1f2
41 #define PRI_SECT_NUM_PORT 0x1f3
42 #define PRI_CYL_LOW_PORT 0x1f4
43 #define PRI_CYL_HIGH_PORT 0x1f5
44 #define PRI_DRV_SEL_PORT 0x1f6
45 #define PRI_CMD_PORT 0x1f7
46 #define PRI_CTRL_PORT 0x3f6
47 #define PRI_ADDR_REG_PORT 0x3f7
49 #define SEC_DATA_PORT 0x170
50 #define SEC_FEATURES_PORT 0x171
51 #define SEC_SECT_CNT_PORT 0x172
52 #define SEC_SECT_NUM_PORT 0x173
53 #define SEC_CYL_LOW_PORT 0x174
54 #define SEC_CYL_HIGH_PORT 0x175
55 #define SEC_DRV_SEL_PORT 0x176
56 #define SEC_CMD_PORT 0x177
57 #define SEC_CTRL_PORT 0x376
58 #define SEC_ADDR_REG_PORT 0x377
61 #define PRI_DEFAULT_DMA_PORT 0xc000
62 #define SEC_DEFAULT_DMA_PORT 0xc008
64 #define DATA_BUFFER_SIZE 2048
66 #define ATAPI_BLOCK_SIZE 2048
67 #define HD_SECTOR_SIZE 512
70 static const char * ide_pri_port_strs[] = {"PRI_DATA", "PRI_FEATURES", "PRI_SECT_CNT", "PRI_SECT_NUM",
71 "PRI_CYL_LOW", "PRI_CYL_HIGH", "PRI_DRV_SEL", "PRI_CMD",
72 "PRI_CTRL", "PRI_ADDR_REG"};
75 static const char * ide_sec_port_strs[] = {"SEC_DATA", "SEC_FEATURES", "SEC_SECT_CNT", "SEC_SECT_NUM",
76 "SEC_CYL_LOW", "SEC_CYL_HIGH", "SEC_DRV_SEL", "SEC_CMD",
77 "SEC_CTRL", "SEC_ADDR_REG"};
79 static const char * ide_dma_port_strs[] = {"DMA_CMD", NULL, "DMA_STATUS", NULL,
80 "DMA_PRD0", "DMA_PRD1", "DMA_PRD2", "DMA_PRD3"};
83 typedef enum {BLOCK_NONE, BLOCK_DISK, BLOCK_CDROM} v3_block_type_t;
85 static inline const char * io_port_to_str(uint16_t port) {
86 if ((port >= PRI_DATA_PORT) && (port <= PRI_CMD_PORT)) {
87 return ide_pri_port_strs[port - PRI_DATA_PORT];
88 } else if ((port >= SEC_DATA_PORT) && (port <= SEC_CMD_PORT)) {
89 return ide_sec_port_strs[port - SEC_DATA_PORT];
90 } else if ((port == PRI_CTRL_PORT) || (port == PRI_ADDR_REG_PORT)) {
91 return ide_pri_port_strs[port - PRI_CTRL_PORT + 8];
92 } else if ((port == SEC_CTRL_PORT) || (port == SEC_ADDR_REG_PORT)) {
93 return ide_sec_port_strs[port - SEC_CTRL_PORT + 8];
99 static inline const char * dma_port_to_str(uint16_t port) {
100 return ide_dma_port_strs[port & 0x7];
105 struct ide_cd_state {
106 struct atapi_sense_data sense;
109 struct atapi_error_recovery err_recovery;
112 struct ide_hd_state {
115 /* this is the multiple sector transfer size as configured for read/write multiple sectors*/
116 uint32_t mult_sector_num;
118 /* This is the current op sector size:
119 * for multiple sector ops this equals mult_sector_num
120 * for standard ops this equals 1
122 uint32_t cur_sector_num;
128 v3_block_type_t drive_type;
130 struct v3_dev_blk_ops * ops;
133 struct ide_cd_state cd_state;
134 struct ide_hd_state hd_state;
139 // Where we are in the data transfer
140 uint32_t transfer_index;
142 // the length of a transfer
143 // calculated for easy access
144 uint32_t transfer_length;
146 uint64_t current_lba;
148 // We have a local data buffer that we use for IO port accesses
149 uint8_t data_buf[DATA_BUFFER_SIZE];
152 uint32_t num_cylinders;
154 uint32_t num_sectors;
159 uint8_t sector_count; // 0x1f2,0x172
160 struct atapi_irq_flags irq_flags;
161 } __attribute__((packed));
164 uint8_t sector_num; // 0x1f3,0x173
166 } __attribute__((packed));
173 uint8_t cylinder_low; // 0x1f4,0x174
174 uint8_t cylinder_high; // 0x1f5,0x175
175 } __attribute__((packed));
180 } __attribute__((packed));
183 // The transfer length requested by the CPU
185 } __attribute__((packed));
192 struct ide_drive drives[2];
195 struct ide_error_reg error_reg; // [read] 0x1f1,0x171
197 struct ide_features_reg features;
199 struct ide_drive_head_reg drive_head; // 0x1f6,0x176
201 struct ide_status_reg status; // [read] 0x1f7,0x177
202 uint8_t cmd_reg; // [write] 0x1f7,0x177
204 int irq; // this is temporary until we add PCI support
207 struct ide_ctrl_reg ctrl_reg; // [write] 0x3f6,0x376
210 uint8_t dma_ports[8];
212 struct ide_dma_cmd_reg dma_cmd;
214 struct ide_dma_status_reg dma_status;
216 uint32_t dma_prd_addr;
217 } __attribute__((packed));
218 } __attribute__((packed));
220 uint32_t dma_tbl_index;
225 struct ide_internal {
226 struct ide_channel channels[2];
228 struct v3_southbridge * southbridge;
229 struct vm_device * pci_bus;
231 struct pci_device * ide_pci;
233 struct v3_vm_info * vm;
240 /* Utility functions */
242 static inline uint16_t be_to_le_16(const uint16_t val) {
243 uint8_t * buf = (uint8_t *)&val;
244 return (buf[0] << 8) | (buf[1]) ;
247 static inline uint16_t le_to_be_16(const uint16_t val) {
248 return be_to_le_16(val);
252 static inline uint32_t be_to_le_32(const uint32_t val) {
253 uint8_t * buf = (uint8_t *)&val;
254 return (buf[0] << 24) | (buf[1] << 16) | (buf[2] << 8) | buf[3];
257 static inline uint32_t le_to_be_32(const uint32_t val) {
258 return be_to_le_32(val);
262 static inline int get_channel_index(ushort_t port) {
263 if (((port & 0xfff8) == 0x1f0) ||
264 ((port & 0xfffe) == 0x3f6) ||
265 ((port & 0xfff8) == 0xc000)) {
267 } else if (((port & 0xfff8) == 0x170) ||
268 ((port & 0xfffe) == 0x376) ||
269 ((port & 0xfff8) == 0xc008)) {
276 static inline struct ide_channel * get_selected_channel(struct ide_internal * ide, ushort_t port) {
277 int channel_idx = get_channel_index(port);
278 return &(ide->channels[channel_idx]);
281 static inline struct ide_drive * get_selected_drive(struct ide_channel * channel) {
282 return &(channel->drives[channel->drive_head.drive_sel]);
286 static inline int is_lba_enabled(struct ide_channel * channel) {
287 return channel->drive_head.lba_mode;
292 static void ide_raise_irq(struct ide_internal * ide, struct ide_channel * channel) {
293 if (channel->ctrl_reg.irq_disable == 0) {
295 //PrintError(info->vm_info, info, "Raising IDE Interrupt %d\n", channel->irq);
297 channel->dma_status.int_gen = 1;
298 v3_raise_irq(ide->vm, channel->irq);
303 static void drive_reset(struct ide_drive * drive) {
304 drive->sector_count = 0x01;
305 drive->sector_num = 0x01;
307 PrintDebug(VM_NONE,VCORE_NONE, "Resetting drive %s\n", drive->model);
309 if (drive->drive_type == BLOCK_CDROM) {
310 drive->cylinder = 0xeb14;
312 drive->cylinder = 0x0000;
313 //drive->hd_state.accessed = 0;
317 memset(drive->data_buf, 0, sizeof(drive->data_buf));
318 drive->transfer_index = 0;
320 // Send the reset signal to the connected device callbacks
321 // channel->drives[0].reset();
322 // channel->drives[1].reset();
325 static void channel_reset(struct ide_channel * channel) {
327 // set busy and seek complete flags
328 channel->status.val = 0x90;
331 channel->error_reg.val = 0x01;
334 channel->cmd_reg = 0x00;
336 channel->ctrl_reg.irq_disable = 0;
339 static void channel_reset_complete(struct ide_channel * channel) {
340 channel->status.busy = 0;
341 channel->status.ready = 1;
343 channel->drive_head.head_num = 0;
345 drive_reset(&(channel->drives[0]));
346 drive_reset(&(channel->drives[1]));
350 static void ide_abort_command(struct ide_internal * ide, struct ide_channel * channel) {
351 channel->status.val = 0x41; // Error + ready
352 channel->error_reg.val = 0x04; // No idea...
354 ide_raise_irq(ide, channel);
358 static int dma_read(struct guest_info * core, struct ide_internal * ide, struct ide_channel * channel);
359 static int dma_write(struct guest_info * core, struct ide_internal * ide, struct ide_channel * channel);
362 /* ATAPI functions */
370 static void print_prd_table(struct ide_internal * ide, struct ide_channel * channel) {
371 struct ide_dma_prd prd_entry;
374 V3_Print(VM_NONE, VCORE_NONE,"Dumping PRD table\n");
377 uint32_t prd_entry_addr = channel->dma_prd_addr + (sizeof(struct ide_dma_prd) * index);
380 ret = v3_read_gpa_memory(&(ide->vm->cores[0]), prd_entry_addr, sizeof(struct ide_dma_prd), (void *)&prd_entry);
382 if (ret != sizeof(struct ide_dma_prd)) {
383 PrintError(VM_NONE, VCORE_NONE, "Could not read PRD\n");
387 V3_Print(VM_NONE, VCORE_NONE,"\tPRD Addr: %x, PRD Len: %d, EOT: %d\n",
389 (prd_entry.size == 0) ? 0x10000 : prd_entry.size,
390 prd_entry.end_of_table);
392 if (prd_entry.end_of_table) {
404 static int dma_read(struct guest_info * core, struct ide_internal * ide, struct ide_channel * channel) {
405 struct ide_drive * drive = get_selected_drive(channel);
406 // This is at top level scope to do the EOT test at the end
407 struct ide_dma_prd prd_entry = {};
408 uint_t bytes_left = drive->transfer_length;
410 // Read in the data buffer....
411 // Read a sector/block at a time until the prd entry is full.
413 #ifdef V3_CONFIG_DEBUG_IDE
414 print_prd_table(ide, channel);
417 PrintDebug(core->vm_info, core, "DMA read for %d bytes\n", bytes_left);
419 // Loop through the disk data
420 while (bytes_left > 0) {
421 uint32_t prd_entry_addr = channel->dma_prd_addr + (sizeof(struct ide_dma_prd) * channel->dma_tbl_index);
422 uint_t prd_bytes_left = 0;
423 uint_t prd_offset = 0;
426 PrintDebug(core->vm_info, core, "PRD table address = %x\n", channel->dma_prd_addr);
428 ret = v3_read_gpa_memory(core, prd_entry_addr, sizeof(struct ide_dma_prd), (void *)&prd_entry);
430 if (ret != sizeof(struct ide_dma_prd)) {
431 PrintError(core->vm_info, core, "Could not read PRD\n");
435 PrintDebug(core->vm_info, core, "PRD Addr: %x, PRD Len: %d, EOT: %d\n",
436 prd_entry.base_addr, prd_entry.size, prd_entry.end_of_table);
438 // loop through the PRD data....
440 if (prd_entry.size == 0) {
441 // a size of 0 means 64k
442 prd_bytes_left = 0x10000;
444 prd_bytes_left = prd_entry.size;
448 while (prd_bytes_left > 0) {
449 uint_t bytes_to_write = 0;
451 if (drive->drive_type == BLOCK_DISK) {
452 bytes_to_write = (prd_bytes_left > HD_SECTOR_SIZE) ? HD_SECTOR_SIZE : prd_bytes_left;
455 if (ata_read(ide, channel, drive->data_buf, 1) == -1) {
456 PrintError(core->vm_info, core, "Failed to read next disk sector\n");
459 } else if (drive->drive_type == BLOCK_CDROM) {
460 if (atapi_cmd_is_data_op(drive->cd_state.atapi_cmd)) {
461 bytes_to_write = (prd_bytes_left > ATAPI_BLOCK_SIZE) ? ATAPI_BLOCK_SIZE : prd_bytes_left;
463 if (atapi_read_chunk(ide, channel) == -1) {
464 PrintError(core->vm_info, core, "Failed to read next disk sector\n");
469 PrintError(core->vm_info, core, "How does this work (ATAPI CMD=%x)???\n", drive->cd_state.atapi_cmd);
474 //V3_Print(core->vm_info, core, "DMA of command packet\n");
476 bytes_to_write = (prd_bytes_left > bytes_left) ? bytes_left : prd_bytes_left;
477 prd_bytes_left = bytes_to_write;
480 // V3_Print(core->vm_info, core, "Writing ATAPI cmd OP DMA (cmd=%x) (len=%d)\n", drive->cd_state.atapi_cmd, prd_bytes_left);
481 cmd_ret = v3_write_gpa_memory(core, prd_entry.base_addr + prd_offset,
482 bytes_to_write, drive->data_buf);
489 drive->transfer_index += bytes_to_write;
491 channel->status.busy = 0;
492 channel->status.ready = 1;
493 channel->status.data_req = 0;
494 channel->status.error = 0;
495 channel->status.seek_complete = 1;
497 channel->dma_status.active = 0;
498 channel->dma_status.err = 0;
500 ide_raise_irq(ide, channel);
506 PrintDebug(core->vm_info, core, "Writing DMA data to guest Memory ptr=%p, len=%d\n",
507 (void *)(addr_t)(prd_entry.base_addr + prd_offset), bytes_to_write);
509 drive->current_lba++;
511 ret = v3_write_gpa_memory(core, prd_entry.base_addr + prd_offset, bytes_to_write, drive->data_buf);
513 if (ret != bytes_to_write) {
514 PrintError(core->vm_info, core, "Failed to copy data into guest memory... (ret=%d)\n", ret);
518 PrintDebug(core->vm_info, core, "\t DMA ret=%d, (prd_bytes_left=%d) (bytes_left=%d)\n", ret, prd_bytes_left, bytes_left);
520 drive->transfer_index += ret;
521 prd_bytes_left -= ret;
526 channel->dma_tbl_index++;
528 if (drive->drive_type == BLOCK_DISK) {
529 if (drive->transfer_index % HD_SECTOR_SIZE) {
530 PrintError(core->vm_info, core, "We currently don't handle sectors that span PRD descriptors\n");
533 } else if (drive->drive_type == BLOCK_CDROM) {
534 if (atapi_cmd_is_data_op(drive->cd_state.atapi_cmd)) {
535 if (drive->transfer_index % ATAPI_BLOCK_SIZE) {
536 PrintError(core->vm_info, core, "We currently don't handle ATAPI BLOCKS that span PRD descriptors\n");
537 PrintError(core->vm_info, core, "transfer_index=%d, transfer_length=%d\n",
538 drive->transfer_index, drive->transfer_length);
545 if ((prd_entry.end_of_table == 1) && (bytes_left > 0)) {
546 PrintError(core->vm_info, core, "DMA table not large enough for data transfer...\n");
552 drive->irq_flags.io_dir = 1;
553 drive->irq_flags.c_d = 1;
554 drive->irq_flags.rel = 0;
558 // Update to the next PRD entry
562 if (prd_entry.end_of_table) {
563 channel->status.busy = 0;
564 channel->status.ready = 1;
565 channel->status.data_req = 0;
566 channel->status.error = 0;
567 channel->status.seek_complete = 1;
569 channel->dma_status.active = 0;
570 channel->dma_status.err = 0;
573 ide_raise_irq(ide, channel);
579 static int dma_write(struct guest_info * core, struct ide_internal * ide, struct ide_channel * channel) {
580 struct ide_drive * drive = get_selected_drive(channel);
581 // This is at top level scope to do the EOT test at the end
582 struct ide_dma_prd prd_entry = {};
583 uint_t bytes_left = drive->transfer_length;
586 PrintDebug(core->vm_info, core, "DMA write from %d bytes\n", bytes_left);
588 // Loop through disk data
589 while (bytes_left > 0) {
590 uint32_t prd_entry_addr = channel->dma_prd_addr + (sizeof(struct ide_dma_prd) * channel->dma_tbl_index);
591 uint_t prd_bytes_left = 0;
592 uint_t prd_offset = 0;
595 PrintDebug(core->vm_info, core, "PRD Table address = %x\n", channel->dma_prd_addr);
597 ret = v3_read_gpa_memory(core, prd_entry_addr, sizeof(struct ide_dma_prd), (void *)&prd_entry);
599 if (ret != sizeof(struct ide_dma_prd)) {
600 PrintError(core->vm_info, core, "Could not read PRD\n");
604 PrintDebug(core->vm_info, core, "PRD Addr: %x, PRD Len: %d, EOT: %d\n",
605 prd_entry.base_addr, prd_entry.size, prd_entry.end_of_table);
608 if (prd_entry.size == 0) {
609 // a size of 0 means 64k
610 prd_bytes_left = 0x10000;
612 prd_bytes_left = prd_entry.size;
615 while (prd_bytes_left > 0) {
616 uint_t bytes_to_write = 0;
619 bytes_to_write = (prd_bytes_left > HD_SECTOR_SIZE) ? HD_SECTOR_SIZE : prd_bytes_left;
622 ret = v3_read_gpa_memory(core, prd_entry.base_addr + prd_offset, bytes_to_write, drive->data_buf);
624 if (ret != bytes_to_write) {
625 PrintError(core->vm_info, core, "Faild to copy data from guest memory... (ret=%d)\n", ret);
629 PrintDebug(core->vm_info, core, "\t DMA ret=%d (prd_bytes_left=%d) (bytes_left=%d)\n", ret, prd_bytes_left, bytes_left);
632 if (ata_write(ide, channel, drive->data_buf, 1) == -1) {
633 PrintError(core->vm_info, core, "Failed to write data to disk\n");
637 drive->current_lba++;
639 drive->transfer_index += ret;
640 prd_bytes_left -= ret;
645 channel->dma_tbl_index++;
647 if (drive->transfer_index % HD_SECTOR_SIZE) {
648 PrintError(core->vm_info, core, "We currently don't handle sectors that span PRD descriptors\n");
652 if ((prd_entry.end_of_table == 1) && (bytes_left > 0)) {
653 PrintError(core->vm_info, core, "DMA table not large enough for data transfer...\n");
654 PrintError(core->vm_info, core, "\t(bytes_left=%u) (transfer_length=%u)...\n",
655 bytes_left, drive->transfer_length);
656 PrintError(core->vm_info, core, "PRD Addr: %x, PRD Len: %d, EOT: %d\n",
657 prd_entry.base_addr, prd_entry.size, prd_entry.end_of_table);
659 print_prd_table(ide, channel);
664 if (prd_entry.end_of_table) {
665 channel->status.busy = 0;
666 channel->status.ready = 1;
667 channel->status.data_req = 0;
668 channel->status.error = 0;
669 channel->status.seek_complete = 1;
671 channel->dma_status.active = 0;
672 channel->dma_status.err = 0;
675 ide_raise_irq(ide, channel);
682 #define DMA_CMD_PORT 0x00
683 #define DMA_STATUS_PORT 0x02
684 #define DMA_PRD_PORT0 0x04
685 #define DMA_PRD_PORT1 0x05
686 #define DMA_PRD_PORT2 0x06
687 #define DMA_PRD_PORT3 0x07
689 #define DMA_CHANNEL_FLAG 0x08
691 static int write_dma_port(struct guest_info * core, ushort_t port, void * src, uint_t length, void * private_data) {
692 struct ide_internal * ide = (struct ide_internal *)private_data;
693 uint16_t port_offset = port & (DMA_CHANNEL_FLAG - 1);
694 uint_t channel_flag = (port & DMA_CHANNEL_FLAG) >> 3;
695 struct ide_channel * channel = &(ide->channels[channel_flag]);
697 PrintDebug(core->vm_info, core, "IDE: Writing DMA Port %x (%s) (val=%x) (len=%d) (channel=%d)\n",
698 port, dma_port_to_str(port_offset), *(uint32_t *)src, length, channel_flag);
700 switch (port_offset) {
702 channel->dma_cmd.val = *(uint8_t *)src;
704 if (channel->dma_cmd.start == 0) {
705 channel->dma_tbl_index = 0;
707 channel->dma_status.active = 1;
709 if (channel->dma_cmd.read == 1) {
711 if (dma_read(core, ide, channel) == -1) {
712 PrintError(core->vm_info, core, "Failed DMA Read\n");
717 if (dma_write(core, ide, channel) == -1) {
718 PrintError(core->vm_info, core, "Failed DMA Write\n");
723 channel->dma_cmd.val &= 0x09;
728 case DMA_STATUS_PORT: {
729 uint8_t val = *(uint8_t *)src;
732 PrintError(core->vm_info, core, "Invalid read length for DMA status port\n");
737 channel->dma_status.val = ((val & 0x60) |
738 (channel->dma_status.val & 0x01) |
739 (channel->dma_status.val & ~val & 0x06));
746 case DMA_PRD_PORT3: {
747 uint_t addr_index = port_offset & 0x3;
748 uint8_t * addr_buf = (uint8_t *)&(channel->dma_prd_addr);
751 if (addr_index + length > 4) {
752 PrintError(core->vm_info, core, "DMA Port space overrun port=%x len=%d\n", port_offset, length);
756 for (i = 0; i < length; i++) {
757 addr_buf[addr_index + i] = *((uint8_t *)src + i);
760 PrintDebug(core->vm_info, core, "Writing PRD Port %x (val=%x)\n", port_offset, channel->dma_prd_addr);
765 PrintError(core->vm_info, core, "IDE: Invalid DMA Port (%d) (%s)\n", port, dma_port_to_str(port_offset));
773 static int read_dma_port(struct guest_info * core, uint16_t port, void * dst, uint_t length, void * private_data) {
774 struct ide_internal * ide = (struct ide_internal *)private_data;
775 uint16_t port_offset = port & (DMA_CHANNEL_FLAG - 1);
776 uint_t channel_flag = (port & DMA_CHANNEL_FLAG) >> 3;
777 struct ide_channel * channel = &(ide->channels[channel_flag]);
779 PrintDebug(core->vm_info, core, "Reading DMA port %d (%x) (channel=%d)\n", port, port, channel_flag);
781 if (port_offset + length > 16) {
782 PrintError(core->vm_info, core, "DMA Port Read: Port overrun (port_offset=%d, length=%d)\n", port_offset, length);
786 memcpy(dst, channel->dma_ports + port_offset, length);
788 PrintDebug(core->vm_info, core, "\tval=%x (len=%d)\n", *(uint32_t *)dst, length);
795 static int write_cmd_port(struct guest_info * core, ushort_t port, void * src, uint_t length, void * priv_data) {
796 struct ide_internal * ide = priv_data;
797 struct ide_channel * channel = get_selected_channel(ide, port);
798 struct ide_drive * drive = get_selected_drive(channel);
801 PrintError(core->vm_info, core, "Invalid Write Length on IDE command Port %x\n", port);
805 PrintDebug(core->vm_info, core, "IDE: Writing Command Port %x (%s) (val=%x)\n", port, io_port_to_str(port), *(uint8_t *)src);
807 channel->cmd_reg = *(uint8_t *)src;
809 switch (channel->cmd_reg) {
811 case ATAPI_PIDENTIFY: // ATAPI Identify Device Packet
812 if (drive->drive_type != BLOCK_CDROM) {
815 // JRL: Should we abort here?
816 ide_abort_command(ide, channel);
819 atapi_identify_device(drive);
821 channel->error_reg.val = 0;
822 channel->status.val = 0x58; // ready, data_req, seek_complete
824 ide_raise_irq(ide, channel);
827 case ATAPI_IDENTIFY: // Identify Device
828 if (drive->drive_type != BLOCK_DISK) {
831 // JRL: Should we abort here?
832 ide_abort_command(ide, channel);
834 ata_identify_device(drive);
836 channel->error_reg.val = 0;
837 channel->status.val = 0x58;
839 ide_raise_irq(ide, channel);
843 case ATAPI_PACKETCMD: // ATAPI Command Packet
844 if (drive->drive_type != BLOCK_CDROM) {
845 ide_abort_command(ide, channel);
848 drive->sector_count = 1;
850 channel->status.busy = 0;
851 channel->status.write_fault = 0;
852 channel->status.data_req = 1;
853 channel->status.error = 0;
855 // reset the datxgoto-la buffer...
856 drive->transfer_length = ATAPI_PACKET_SIZE;
857 drive->transfer_index = 0;
861 case ATAPI_READ: // Read Sectors with Retry
862 case ATAPI_READ_ONCE: // Read Sectors without Retry
863 drive->hd_state.cur_sector_num = 1;
865 if (ata_read_sectors(ide, channel) == -1) {
866 PrintError(core->vm_info, core, "Error reading sectors\n");
871 case ATAPI_READ_EXT: // Read Sectors Extended
872 drive->hd_state.cur_sector_num = 1;
874 if (ata_read_sectors_ext(ide, channel) == -1) {
875 PrintError(core->vm_info, core, "Error reading extended sectors\n");
880 case ATAPI_WRITE: {// Write Sector
881 drive->hd_state.cur_sector_num = 1;
883 if (ata_write_sectors(ide, channel) == -1) {
884 PrintError(core->vm_info, core, "Error writing sectors\n");
892 case ATAPI_READDMA: // Read DMA with retry
893 case ATAPI_READDMA_ONCE: { // Read DMA
894 uint32_t sect_cnt = (drive->sector_count == 0) ? 256 : drive->sector_count;
896 if (ata_get_lba(ide, channel, &(drive->current_lba)) == -1) {
897 ide_abort_command(ide, channel);
901 drive->hd_state.cur_sector_num = 1;
903 drive->transfer_length = sect_cnt * HD_SECTOR_SIZE;
904 drive->transfer_index = 0;
906 if (channel->dma_status.active == 1) {
908 if (dma_read(core, ide, channel) == -1) {
909 PrintError(core->vm_info, core, "Failed DMA Read\n");
916 case ATAPI_WRITEDMA: { // Write DMA
917 uint32_t sect_cnt = (drive->sector_count == 0) ? 256 : drive->sector_count;
919 if (ata_get_lba(ide, channel, &(drive->current_lba)) == -1) {
920 ide_abort_command(ide, channel);
924 drive->hd_state.cur_sector_num = 1;
926 drive->transfer_length = sect_cnt * HD_SECTOR_SIZE;
927 drive->transfer_index = 0;
929 if (channel->dma_status.active == 1) {
931 if (dma_write(core, ide, channel) == -1) {
932 PrintError(core->vm_info, core, "Failed DMA Write\n");
938 case ATAPI_STANDBYNOW1: // Standby Now 1
939 case ATAPI_IDLEIMMEDIATE: // Set Idle Immediate
940 case ATAPI_STANDBY: // Standby
941 case ATAPI_SETIDLE1: // Set Idle 1
942 case ATAPI_SLEEPNOW1: // Sleep Now 1
943 case ATAPI_STANDBYNOW2: // Standby Now 2
944 case ATAPI_IDLEIMMEDIATE2: // Idle Immediate (CFA)
945 case ATAPI_STANDBY2: // Standby 2
946 case ATAPI_SETIDLE2: // Set idle 2
947 case ATAPI_SLEEPNOW2: // Sleep Now 2
948 channel->status.val = 0;
949 channel->status.ready = 1;
950 ide_raise_irq(ide, channel);
953 case ATAPI_SETFEATURES: // Set Features
954 // Prior to this the features register has been written to.
955 // This command tells the drive to check if the new value is supported (the value is drive specific)
956 // Common is that bit0=DMA enable
957 // If valid the drive raises an interrupt, if not it aborts.
959 // Do some checking here...
961 channel->status.busy = 0;
962 channel->status.write_fault = 0;
963 channel->status.error = 0;
964 channel->status.ready = 1;
965 channel->status.seek_complete = 1;
967 ide_raise_irq(ide, channel);
970 case ATAPI_SPECIFY: // Initialize Drive Parameters
971 case ATAPI_RECAL: // recalibrate?
972 channel->status.error = 0;
973 channel->status.ready = 1;
974 channel->status.seek_complete = 1;
975 ide_raise_irq(ide, channel);
977 case ATAPI_SETMULT: { // Set multiple mode (IDE Block mode)
978 // This makes the drive transfer multiple sectors before generating an interrupt
979 uint32_t tmp_sect_num = drive->sector_num; // GCC SUCKS
981 if (tmp_sect_num > MAX_MULT_SECTORS) {
982 ide_abort_command(ide, channel);
986 if (drive->sector_count == 0) {
987 drive->hd_state.mult_sector_num= 1;
989 drive->hd_state.mult_sector_num = drive->sector_count;
992 channel->status.ready = 1;
993 channel->status.error = 0;
995 ide_raise_irq(ide, channel);
1000 case ATAPI_DEVICE_RESET: // Reset Device
1002 channel->error_reg.val = 0x01;
1003 channel->status.busy = 0;
1004 channel->status.ready = 1;
1005 channel->status.seek_complete = 1;
1006 channel->status.write_fault = 0;
1007 channel->status.error = 0;
1010 case ATAPI_CHECKPOWERMODE1: // Check power mode
1011 drive->sector_count = 0xff; /* 0x00=standby, 0x80=idle, 0xff=active or idle */
1012 channel->status.busy = 0;
1013 channel->status.ready = 1;
1014 channel->status.write_fault = 0;
1015 channel->status.data_req = 0;
1016 channel->status.error = 0;
1019 case ATAPI_MULTREAD: // read multiple sectors
1020 drive->hd_state.cur_sector_num = drive->hd_state.mult_sector_num;
1022 PrintError(core->vm_info, core, "Unimplemented IDE command (%x)\n", channel->cmd_reg);
1030 static int write_data_port(struct guest_info * core, ushort_t port, void * src, uint_t length, void * priv_data) {
1031 struct ide_internal * ide = priv_data;
1032 struct ide_channel * channel = get_selected_channel(ide, port);
1033 struct ide_drive * drive = get_selected_drive(channel);
1035 PrintDebug(core->vm_info, core, "IDE: Writing Data Port %x (val=%x, len=%d)\n",
1036 port, *(uint32_t *)src, length);
1038 memcpy(drive->data_buf + drive->transfer_index, src, length);
1039 drive->transfer_index += length;
1041 // Transfer is complete, dispatch the command
1042 if (drive->transfer_index >= drive->transfer_length) {
1043 switch (channel->cmd_reg) {
1045 case ATAPI_WRITE: // Write Sectors
1047 channel->status.busy = 1;
1048 channel->status.data_req = 0;
1050 if (ata_write(ide, channel, drive->data_buf, drive->transfer_length/HD_SECTOR_SIZE) == -1) {
1051 PrintError(core->vm_info, core, "Error writing to disk\n");
1055 PrintDebug(core->vm_info, core, "IDE: Write sectors complete\n");
1057 channel->status.error = 0;
1058 channel->status.busy = 0;
1060 ide_raise_irq(ide, channel);
1063 case ATAPI_PACKETCMD: // ATAPI packet command
1064 if (atapi_handle_packet(core, ide, channel) == -1) {
1065 PrintError(core->vm_info, core, "Error handling ATAPI packet\n");
1070 PrintError(core->vm_info, core, "Unhandld IDE Command %x\n", channel->cmd_reg);
1079 static int read_hd_data(uint8_t * dst, uint_t length, struct ide_internal * ide, struct ide_channel * channel) {
1080 struct ide_drive * drive = get_selected_drive(channel);
1081 int data_offset = drive->transfer_index % HD_SECTOR_SIZE;
1085 if (drive->transfer_index >= drive->transfer_length) {
1086 PrintError(VM_NONE, VCORE_NONE, "Buffer overrun... (xfer_len=%d) (cur_idx=%x) (post_idx=%d)\n",
1087 drive->transfer_length, drive->transfer_index,
1088 drive->transfer_index + length);
1093 if ((data_offset == 0) && (drive->transfer_index > 0)) {
1094 drive->current_lba++;
1096 if (ata_read(ide, channel, drive->data_buf, 1) == -1) {
1097 PrintError(VM_NONE, VCORE_NONE, "Could not read next disk sector\n");
1103 PrintDebug(VM_NONE, VCORE_NONE, "Reading HD Data (Val=%x), (len=%d) (offset=%d)\n",
1104 *(uint32_t *)(drive->data_buf + data_offset),
1105 length, data_offset);
1107 memcpy(dst, drive->data_buf + data_offset, length);
1109 drive->transfer_index += length;
1112 /* This is the trigger for interrupt injection.
1113 * For read single sector commands we interrupt after every sector
1114 * For multi sector reads we interrupt only at end of the cluster size (mult_sector_num)
1115 * cur_sector_num is configured depending on the operation we are currently running
1116 * We also trigger an interrupt if this is the last byte to transfer, regardless of sector count
1118 if (((drive->transfer_index % (HD_SECTOR_SIZE * drive->hd_state.cur_sector_num)) == 0) ||
1119 (drive->transfer_index == drive->transfer_length)) {
1120 if (drive->transfer_index < drive->transfer_length) {
1121 // An increment is complete, but there is still more data to be transferred...
1122 PrintDebug(VM_NONE, VCORE_NONE, "Integral Complete, still transferring more sectors\n");
1123 channel->status.data_req = 1;
1125 drive->irq_flags.c_d = 0;
1127 PrintDebug(VM_NONE, VCORE_NONE, "Final Sector Transferred\n");
1128 // This was the final read of the request
1129 channel->status.data_req = 0;
1132 drive->irq_flags.c_d = 1;
1133 drive->irq_flags.rel = 0;
1136 channel->status.ready = 1;
1137 drive->irq_flags.io_dir = 1;
1138 channel->status.busy = 0;
1140 ide_raise_irq(ide, channel);
1149 static int read_cd_data(uint8_t * dst, uint_t length, struct ide_internal * ide, struct ide_channel * channel) {
1150 struct ide_drive * drive = get_selected_drive(channel);
1151 int data_offset = drive->transfer_index % ATAPI_BLOCK_SIZE;
1152 // int req_offset = drive->transfer_index % drive->req_len;
1154 if (drive->cd_state.atapi_cmd != 0x28) {
1155 PrintDebug(VM_NONE, VCORE_NONE, "IDE: Reading CD Data (len=%d) (req_len=%d)\n", length, drive->req_len);
1156 PrintDebug(VM_NONE, VCORE_NONE, "IDE: transfer len=%d, transfer idx=%d\n", drive->transfer_length, drive->transfer_index);
1161 if (drive->transfer_index >= drive->transfer_length) {
1162 PrintError(VM_NONE, VCORE_NONE, "Buffer Overrun... (xfer_len=%d) (cur_idx=%d) (post_idx=%d)\n",
1163 drive->transfer_length, drive->transfer_index,
1164 drive->transfer_index + length);
1169 if ((data_offset == 0) && (drive->transfer_index > 0)) {
1170 if (atapi_update_data_buf(ide, channel) == -1) {
1171 PrintError(VM_NONE, VCORE_NONE, "Could not update CDROM data buffer\n");
1176 memcpy(dst, drive->data_buf + data_offset, length);
1178 drive->transfer_index += length;
1181 // Should the req_offset be recalculated here?????
1182 if (/*(req_offset == 0) &&*/ (drive->transfer_index > 0)) {
1183 if (drive->transfer_index < drive->transfer_length) {
1184 // An increment is complete, but there is still more data to be transferred...
1186 channel->status.data_req = 1;
1188 drive->irq_flags.c_d = 0;
1190 // Update the request length in the cylinder regs
1191 if (atapi_update_req_len(ide, channel, drive->transfer_length - drive->transfer_index) == -1) {
1192 PrintError(VM_NONE, VCORE_NONE, "Could not update request length after completed increment\n");
1196 // This was the final read of the request
1199 channel->status.data_req = 0;
1200 channel->status.ready = 1;
1202 drive->irq_flags.c_d = 1;
1203 drive->irq_flags.rel = 0;
1206 drive->irq_flags.io_dir = 1;
1207 channel->status.busy = 0;
1209 ide_raise_irq(ide, channel);
1216 static int read_drive_id( uint8_t * dst, uint_t length, struct ide_internal * ide, struct ide_channel * channel) {
1217 struct ide_drive * drive = get_selected_drive(channel);
1219 channel->status.busy = 0;
1220 channel->status.ready = 1;
1221 channel->status.write_fault = 0;
1222 channel->status.seek_complete = 1;
1223 channel->status.corrected = 0;
1224 channel->status.error = 0;
1227 memcpy(dst, drive->data_buf + drive->transfer_index, length);
1228 drive->transfer_index += length;
1230 if (drive->transfer_index >= drive->transfer_length) {
1231 channel->status.data_req = 0;
1238 static int ide_read_data_port(struct guest_info * core, ushort_t port, void * dst, uint_t length, void * priv_data) {
1239 struct ide_internal * ide = priv_data;
1240 struct ide_channel * channel = get_selected_channel(ide, port);
1241 struct ide_drive * drive = get_selected_drive(channel);
1243 // PrintDebug(core->vm_info, core, "IDE: Reading Data Port %x (len=%d)\n", port, length);
1245 if ((channel->cmd_reg == 0xec) ||
1246 (channel->cmd_reg == 0xa1)) {
1247 return read_drive_id((uint8_t *)dst, length, ide, channel);
1250 if (drive->drive_type == BLOCK_CDROM) {
1251 if (read_cd_data((uint8_t *)dst, length, ide, channel) == -1) {
1252 PrintError(core->vm_info, core, "IDE: Could not read CD Data (atapi cmd=%x)\n", drive->cd_state.atapi_cmd);
1255 } else if (drive->drive_type == BLOCK_DISK) {
1256 if (read_hd_data((uint8_t *)dst, length, ide, channel) == -1) {
1257 PrintError(core->vm_info, core, "IDE: Could not read HD Data\n");
1261 memset((uint8_t *)dst, 0, length);
1267 static int write_port_std(struct guest_info * core, ushort_t port, void * src, uint_t length, void * priv_data) {
1268 struct ide_internal * ide = priv_data;
1269 struct ide_channel * channel = get_selected_channel(ide, port);
1270 struct ide_drive * drive = get_selected_drive(channel);
1273 PrintError(core->vm_info, core, "Invalid Write length on IDE port %x\n", port);
1277 PrintDebug(core->vm_info, core, "IDE: Writing Standard Port %x (%s) (val=%x)\n", port, io_port_to_str(port), *(uint8_t *)src);
1280 // reset and interrupt enable
1282 case SEC_CTRL_PORT: {
1283 struct ide_ctrl_reg * tmp_ctrl = (struct ide_ctrl_reg *)src;
1285 // only reset channel on a 0->1 reset bit transition
1286 if ((!channel->ctrl_reg.soft_reset) && (tmp_ctrl->soft_reset)) {
1287 channel_reset(channel);
1288 } else if ((channel->ctrl_reg.soft_reset) && (!tmp_ctrl->soft_reset)) {
1289 channel_reset_complete(channel);
1292 channel->ctrl_reg.val = tmp_ctrl->val;
1295 case PRI_FEATURES_PORT:
1296 case SEC_FEATURES_PORT:
1297 channel->features.val = *(uint8_t *)src;
1300 case PRI_SECT_CNT_PORT:
1301 case SEC_SECT_CNT_PORT:
1302 channel->drives[0].sector_count = *(uint8_t *)src;
1303 channel->drives[1].sector_count = *(uint8_t *)src;
1306 case PRI_SECT_NUM_PORT:
1307 case SEC_SECT_NUM_PORT:
1308 channel->drives[0].sector_num = *(uint8_t *)src;
1309 channel->drives[1].sector_num = *(uint8_t *)src;
1311 case PRI_CYL_LOW_PORT:
1312 case SEC_CYL_LOW_PORT:
1313 channel->drives[0].cylinder_low = *(uint8_t *)src;
1314 channel->drives[1].cylinder_low = *(uint8_t *)src;
1317 case PRI_CYL_HIGH_PORT:
1318 case SEC_CYL_HIGH_PORT:
1319 channel->drives[0].cylinder_high = *(uint8_t *)src;
1320 channel->drives[1].cylinder_high = *(uint8_t *)src;
1323 case PRI_DRV_SEL_PORT:
1324 case SEC_DRV_SEL_PORT: {
1325 channel->drive_head.val = *(uint8_t *)src;
1327 // make sure the reserved bits are ok..
1328 // JRL TODO: check with new ramdisk to make sure this is right...
1329 channel->drive_head.val |= 0xa0;
1331 drive = get_selected_drive(channel);
1333 // Selecting a non-present device is a no-no
1334 if (drive->drive_type == BLOCK_NONE) {
1335 PrintDebug(core->vm_info, core, "Attempting to select a non-present drive\n");
1336 channel->error_reg.abort = 1;
1337 channel->status.error = 1;
1339 channel->status.busy = 0;
1340 channel->status.ready = 1;
1341 channel->status.data_req = 0;
1342 channel->status.error = 0;
1343 channel->status.seek_complete = 1;
1345 channel->dma_status.active = 0;
1346 channel->dma_status.err = 0;
1352 PrintError(core->vm_info, core, "IDE: Write to unknown Port %x\n", port);
1359 static int read_port_std(struct guest_info * core, ushort_t port, void * dst, uint_t length, void * priv_data) {
1360 struct ide_internal * ide = priv_data;
1361 struct ide_channel * channel = get_selected_channel(ide, port);
1362 struct ide_drive * drive = get_selected_drive(channel);
1365 PrintError(core->vm_info, core, "Invalid Read length on IDE port %x\n", port);
1369 PrintDebug(core->vm_info, core, "IDE: Reading Standard Port %x (%s)\n", port, io_port_to_str(port));
1371 if ((port == PRI_ADDR_REG_PORT) ||
1372 (port == SEC_ADDR_REG_PORT)) {
1373 // unused, return 0xff
1374 *(uint8_t *)dst = 0xff;
1379 // if no drive is present just return 0 + reserved bits
1380 if (drive->drive_type == BLOCK_NONE) {
1381 if ((port == PRI_DRV_SEL_PORT) ||
1382 (port == SEC_DRV_SEL_PORT)) {
1383 *(uint8_t *)dst = 0xa0;
1385 *(uint8_t *)dst = 0;
1393 // This is really the error register.
1394 case PRI_FEATURES_PORT:
1395 case SEC_FEATURES_PORT:
1396 *(uint8_t *)dst = channel->error_reg.val;
1399 case PRI_SECT_CNT_PORT:
1400 case SEC_SECT_CNT_PORT:
1401 *(uint8_t *)dst = drive->sector_count;
1404 case PRI_SECT_NUM_PORT:
1405 case SEC_SECT_NUM_PORT:
1406 *(uint8_t *)dst = drive->sector_num;
1409 case PRI_CYL_LOW_PORT:
1410 case SEC_CYL_LOW_PORT:
1411 *(uint8_t *)dst = drive->cylinder_low;
1415 case PRI_CYL_HIGH_PORT:
1416 case SEC_CYL_HIGH_PORT:
1417 *(uint8_t *)dst = drive->cylinder_high;
1420 case PRI_DRV_SEL_PORT:
1421 case SEC_DRV_SEL_PORT: // hard disk drive and head register 0x1f6
1422 *(uint8_t *)dst = channel->drive_head.val;
1429 // Something about lowering interrupts here....
1430 *(uint8_t *)dst = channel->status.val;
1434 PrintError(core->vm_info, core, "Invalid Port: %x\n", port);
1438 PrintDebug(core->vm_info, core, "\tVal=%x\n", *(uint8_t *)dst);
1445 static void init_drive(struct ide_drive * drive) {
1447 drive->sector_count = 0x01;
1448 drive->sector_num = 0x01;
1449 drive->cylinder = 0x0000;
1451 drive->drive_type = BLOCK_NONE;
1453 memset(drive->model, 0, sizeof(drive->model));
1455 drive->transfer_index = 0;
1456 drive->transfer_length = 0;
1457 memset(drive->data_buf, 0, sizeof(drive->data_buf));
1459 drive->num_cylinders = 0;
1460 drive->num_heads = 0;
1461 drive->num_sectors = 0;
1464 drive->private_data = NULL;
1468 static void init_channel(struct ide_channel * channel) {
1471 channel->error_reg.val = 0x01;
1472 channel->drive_head.val = 0x00;
1473 channel->status.val = 0x00;
1474 channel->cmd_reg = 0x00;
1475 channel->ctrl_reg.val = 0x08;
1477 channel->dma_cmd.val = 0;
1478 channel->dma_status.val = 0;
1479 channel->dma_prd_addr = 0;
1480 channel->dma_tbl_index = 0;
1482 for (i = 0; i < 2; i++) {
1483 init_drive(&(channel->drives[i]));
1489 static int pci_config_update(struct pci_device * pci_dev, uint32_t reg_num, void * src, uint_t length, void * private_data) {
1490 PrintDebug(VM_NONE, VCORE_NONE, "PCI Config Update\n");
1492 struct ide_internal * ide = (struct ide_internal *)(private_data);
1494 PrintDebug(VM_NONE, VCORE_NONE, info, "\t\tInterupt register (Dev=%s), irq=%d\n", ide->ide_pci->name, ide->ide_pci->config_header.intr_line);
1500 static int init_ide_state(struct ide_internal * ide) {
1504 * Check if the PIIX 3 actually represents both IDE channels in a single PCI entry
1507 for (i = 0; i < 1; i++) {
1508 init_channel(&(ide->channels[i]));
1510 // JRL: this is a terrible hack...
1511 ide->channels[i].irq = PRI_DEFAULT_IRQ + i;
1521 static int ide_free(struct ide_internal * ide) {
1523 // deregister from PCI?
1530 #ifdef V3_CONFIG_CHECKPOINT
1532 #include <palacios/vmm_sprintf.h>
1534 static int ide_save_extended(struct v3_chkpt *chkpt, char *id, void * private_data) {
1535 struct ide_internal * ide = (struct ide_internal *)private_data;
1536 struct v3_chkpt_ctx *ctx=0;
1542 ctx=v3_chkpt_open_ctx(chkpt,id);
1545 PrintError(VM_NONE, VCORE_NONE, "Failed to open context for save\n");
1549 // nothing saved yet
1551 v3_chkpt_close_ctx(ctx);ctx=0;
1554 for (ch_num = 0; ch_num < 2; ch_num++) {
1555 struct ide_channel * ch = &(ide->channels[ch_num]);
1557 snprintf(buf, 128, "%s-%d", id, ch_num);
1559 ctx = v3_chkpt_open_ctx(chkpt, buf);
1562 PrintError(VM_NONE, VCORE_NONE, "Unable to open context to save channel %d\n",ch_num);
1566 V3_CHKPT_SAVE(ctx, "ERROR", ch->error_reg.val, savefailout);
1567 V3_CHKPT_SAVE(ctx, "FEATURES", ch->features.val, savefailout);
1568 V3_CHKPT_SAVE(ctx, "DRIVE_HEAD", ch->drive_head.val, savefailout);
1569 V3_CHKPT_SAVE(ctx, "STATUS", ch->status.val, savefailout);
1570 V3_CHKPT_SAVE(ctx, "CMD_REG", ch->cmd_reg, savefailout);
1571 V3_CHKPT_SAVE(ctx, "CTRL_REG", ch->ctrl_reg.val, savefailout);
1572 V3_CHKPT_SAVE(ctx, "DMA_CMD", ch->dma_cmd.val, savefailout);
1573 V3_CHKPT_SAVE(ctx, "DMA_STATUS", ch->dma_status.val, savefailout);
1574 V3_CHKPT_SAVE(ctx, "PRD_ADDR", ch->dma_prd_addr, savefailout);
1575 V3_CHKPT_SAVE(ctx, "DMA_TBL_IDX", ch->dma_tbl_index, savefailout);
1577 v3_chkpt_close_ctx(ctx); ctx=0;
1579 for (drive_num = 0; drive_num < 2; drive_num++) {
1580 struct ide_drive * drive = &(ch->drives[drive_num]);
1582 snprintf(buf, 128, "%s-%d-%d", id, ch_num, drive_num);
1584 ctx = v3_chkpt_open_ctx(chkpt, buf);
1587 PrintError(VM_NONE, VCORE_NONE, "Unable to open context to save drive %d\n",drive_num);
1591 V3_CHKPT_SAVE(ctx, "DRIVE_TYPE", drive->drive_type, savefailout);
1592 V3_CHKPT_SAVE(ctx, "SECTOR_COUNT", drive->sector_count, savefailout);
1593 V3_CHKPT_SAVE(ctx, "SECTOR_NUM", drive->sector_num, savefailout);
1594 V3_CHKPT_SAVE(ctx, "CYLINDER", drive->cylinder,savefailout);
1596 V3_CHKPT_SAVE(ctx, "CURRENT_LBA", drive->current_lba, savefailout);
1597 V3_CHKPT_SAVE(ctx, "TRANSFER_LENGTH", drive->transfer_length, savefailout);
1598 V3_CHKPT_SAVE(ctx, "TRANSFER_INDEX", drive->transfer_index, savefailout);
1600 V3_CHKPT_SAVE(ctx, "DATA_BUF", drive->data_buf, savefailout);
1603 /* For now we'll just pack the type specific data at the end... */
1604 /* We should probably add a new context here in the future... */
1605 if (drive->drive_type == BLOCK_CDROM) {
1606 V3_CHKPT_SAVE(ctx, "ATAPI_SENSE_DATA", drive->cd_state.sense.buf, savefailout);
1607 V3_CHKPT_SAVE(ctx, "ATAPI_CMD", drive->cd_state.atapi_cmd, savefailout);
1608 V3_CHKPT_SAVE(ctx, "ATAPI_ERR_RECOVERY", drive->cd_state.err_recovery.buf, savefailout);
1609 } else if (drive->drive_type == BLOCK_DISK) {
1610 V3_CHKPT_SAVE(ctx, "ACCESSED", drive->hd_state.accessed, savefailout);
1611 V3_CHKPT_SAVE(ctx, "MULT_SECT_NUM", drive->hd_state.mult_sector_num, savefailout);
1612 V3_CHKPT_SAVE(ctx, "CUR_SECT_NUM", drive->hd_state.cur_sector_num, savefailout);
1613 } else if (drive->drive_type == BLOCK_NONE) {
1614 // no drive connected, so no data
1616 PrintError(VM_NONE, VCORE_NONE, "Invalid drive type %d\n",drive->drive_type);
1620 v3_chkpt_close_ctx(ctx); ctx=0;
1628 PrintError(VM_NONE, VCORE_NONE, "Failed to save IDE\n");
1629 if (ctx) {v3_chkpt_close_ctx(ctx); }
1635 static int ide_load_extended(struct v3_chkpt *chkpt, char *id, void * private_data) {
1636 struct ide_internal * ide = (struct ide_internal *)private_data;
1637 struct v3_chkpt_ctx *ctx=0;
1642 ctx=v3_chkpt_open_ctx(chkpt,id);
1645 PrintError(VM_NONE, VCORE_NONE, "Failed to open context for load\n");
1649 // nothing saved yet
1651 v3_chkpt_close_ctx(ctx);ctx=0;
1654 for (ch_num = 0; ch_num < 2; ch_num++) {
1655 struct ide_channel * ch = &(ide->channels[ch_num]);
1657 snprintf(buf, 128, "%s-%d", id, ch_num);
1659 ctx = v3_chkpt_open_ctx(chkpt, buf);
1662 PrintError(VM_NONE, VCORE_NONE, "Unable to open context to load channel %d\n",ch_num);
1666 V3_CHKPT_LOAD(ctx, "ERROR", ch->error_reg.val, loadfailout);
1667 V3_CHKPT_LOAD(ctx, "FEATURES", ch->features.val, loadfailout);
1668 V3_CHKPT_LOAD(ctx, "DRIVE_HEAD", ch->drive_head.val, loadfailout);
1669 V3_CHKPT_LOAD(ctx, "STATUS", ch->status.val, loadfailout);
1670 V3_CHKPT_LOAD(ctx, "CMD_REG", ch->cmd_reg, loadfailout);
1671 V3_CHKPT_LOAD(ctx, "CTRL_REG", ch->ctrl_reg.val, loadfailout);
1672 V3_CHKPT_LOAD(ctx, "DMA_CMD", ch->dma_cmd.val, loadfailout);
1673 V3_CHKPT_LOAD(ctx, "DMA_STATUS", ch->dma_status.val, loadfailout);
1674 V3_CHKPT_LOAD(ctx, "PRD_ADDR", ch->dma_prd_addr, loadfailout);
1675 V3_CHKPT_LOAD(ctx, "DMA_TBL_IDX", ch->dma_tbl_index, loadfailout);
1677 v3_chkpt_close_ctx(ctx); ctx=0;
1679 for (drive_num = 0; drive_num < 2; drive_num++) {
1680 struct ide_drive * drive = &(ch->drives[drive_num]);
1682 snprintf(buf, 128, "%s-%d-%d", id, ch_num, drive_num);
1684 ctx = v3_chkpt_open_ctx(chkpt, buf);
1687 PrintError(VM_NONE, VCORE_NONE, "Unable to open context to load drive %d\n",drive_num);
1691 V3_CHKPT_LOAD(ctx, "DRIVE_TYPE", drive->drive_type, loadfailout);
1692 V3_CHKPT_LOAD(ctx, "SECTOR_COUNT", drive->sector_count, loadfailout);
1693 V3_CHKPT_LOAD(ctx, "SECTOR_NUM", drive->sector_num, loadfailout);
1694 V3_CHKPT_LOAD(ctx, "CYLINDER", drive->cylinder,loadfailout);
1696 V3_CHKPT_LOAD(ctx, "CURRENT_LBA", drive->current_lba, loadfailout);
1697 V3_CHKPT_LOAD(ctx, "TRANSFER_LENGTH", drive->transfer_length, loadfailout);
1698 V3_CHKPT_LOAD(ctx, "TRANSFER_INDEX", drive->transfer_index, loadfailout);
1700 V3_CHKPT_LOAD(ctx, "DATA_BUF", drive->data_buf, loadfailout);
1703 /* For now we'll just pack the type specific data at the end... */
1704 /* We should probably add a new context here in the future... */
1705 if (drive->drive_type == BLOCK_CDROM) {
1706 V3_CHKPT_LOAD(ctx, "ATAPI_SENSE_DATA", drive->cd_state.sense.buf, loadfailout);
1707 V3_CHKPT_LOAD(ctx, "ATAPI_CMD", drive->cd_state.atapi_cmd, loadfailout);
1708 V3_CHKPT_LOAD(ctx, "ATAPI_ERR_RECOVERY", drive->cd_state.err_recovery.buf, loadfailout);
1709 } else if (drive->drive_type == BLOCK_DISK) {
1710 V3_CHKPT_LOAD(ctx, "ACCESSED", drive->hd_state.accessed, loadfailout);
1711 V3_CHKPT_LOAD(ctx, "MULT_SECT_NUM", drive->hd_state.mult_sector_num, loadfailout);
1712 V3_CHKPT_LOAD(ctx, "CUR_SECT_NUM", drive->hd_state.cur_sector_num, loadfailout);
1713 } else if (drive->drive_type == BLOCK_NONE) {
1714 // no drive connected, so no data
1716 PrintError(VM_NONE, VCORE_NONE, "Invalid drive type %d\n",drive->drive_type);
1725 PrintError(VM_NONE, VCORE_NONE, "Failed to load IDE\n");
1726 if (ctx) {v3_chkpt_close_ctx(ctx); }
1736 static struct v3_device_ops dev_ops = {
1737 .free = (int (*)(void *))ide_free,
1738 #ifdef V3_CONFIG_CHECKPOINT
1739 .save_extended = ide_save_extended,
1740 .load_extended = ide_load_extended
1747 static int connect_fn(struct v3_vm_info * vm,
1748 void * frontend_data,
1749 struct v3_dev_blk_ops * ops,
1750 v3_cfg_tree_t * cfg,
1751 void * private_data) {
1752 struct ide_internal * ide = (struct ide_internal *)(frontend_data);
1753 struct ide_channel * channel = NULL;
1754 struct ide_drive * drive = NULL;
1756 char * bus_str = v3_cfg_val(cfg, "bus_num");
1757 char * drive_str = v3_cfg_val(cfg, "drive_num");
1758 char * type_str = v3_cfg_val(cfg, "type");
1759 char * model_str = v3_cfg_val(cfg, "model");
1761 uint_t drive_num = 0;
1764 if ((!type_str) || (!drive_str) || (!bus_str)) {
1765 PrintError(vm, VCORE_NONE, "Incomplete IDE Configuration\n");
1769 bus_num = atoi(bus_str);
1770 drive_num = atoi(drive_str);
1772 channel = &(ide->channels[bus_num]);
1773 drive = &(channel->drives[drive_num]);
1775 if (drive->drive_type != BLOCK_NONE) {
1776 PrintError(vm, VCORE_NONE, "Device slot (bus=%d, drive=%d) already occupied\n", bus_num, drive_num);
1780 if (model_str != NULL) {
1781 strncpy(drive->model, model_str, sizeof(drive->model) - 1);
1784 if (strcasecmp(type_str, "cdrom") == 0) {
1785 drive->drive_type = BLOCK_CDROM;
1787 while (strlen((char *)(drive->model)) < 40) {
1788 strcat((char*)(drive->model), " ");
1791 } else if (strcasecmp(type_str, "hd") == 0) {
1792 drive->drive_type = BLOCK_DISK;
1794 drive->hd_state.accessed = 0;
1795 drive->hd_state.mult_sector_num = 1;
1797 drive->num_sectors = 63;
1798 drive->num_heads = 16;
1799 drive->num_cylinders = (ops->get_capacity(private_data) / HD_SECTOR_SIZE) / (drive->num_sectors * drive->num_heads);
1801 PrintError(vm, VCORE_NONE, "invalid IDE drive type\n");
1808 // Hardcode this for now, but its not a good idea....
1809 ide->ide_pci->config_space[0x41 + (bus_num * 2)] = 0x80;
1812 drive->private_data = private_data;
1820 static int ide_init(struct v3_vm_info * vm, v3_cfg_tree_t * cfg) {
1821 struct ide_internal * ide = NULL;
1822 char * dev_id = v3_cfg_val(cfg, "ID");
1825 PrintDebug(vm, VCORE_NONE, "IDE: Initializing IDE\n");
1827 ide = (struct ide_internal *)V3_Malloc(sizeof(struct ide_internal));
1830 PrintError(vm, VCORE_NONE, "Error allocating IDE state\n");
1834 memset(ide, 0, sizeof(struct ide_internal));
1837 ide->pci_bus = v3_find_dev(vm, v3_cfg_val(cfg, "bus"));
1839 if (ide->pci_bus != NULL) {
1840 struct vm_device * southbridge = v3_find_dev(vm, v3_cfg_val(cfg, "controller"));
1843 PrintError(vm, VCORE_NONE, "Could not find southbridge\n");
1848 ide->southbridge = (struct v3_southbridge *)(southbridge->private_data);
1851 PrintDebug(vm, VCORE_NONE, "IDE: Creating IDE bus x 2\n");
1853 struct vm_device * dev = v3_add_device(vm, dev_id, &dev_ops, ide);
1856 PrintError(vm, VCORE_NONE, "Could not attach device %s\n", dev_id);
1861 if (init_ide_state(ide) == -1) {
1862 PrintError(vm, VCORE_NONE, "Failed to initialize IDE state\n");
1863 v3_remove_device(dev);
1867 PrintDebug(vm, VCORE_NONE, "Connecting to IDE IO ports\n");
1869 ret |= v3_dev_hook_io(dev, PRI_DATA_PORT,
1870 &ide_read_data_port, &write_data_port);
1871 ret |= v3_dev_hook_io(dev, PRI_FEATURES_PORT,
1872 &read_port_std, &write_port_std);
1873 ret |= v3_dev_hook_io(dev, PRI_SECT_CNT_PORT,
1874 &read_port_std, &write_port_std);
1875 ret |= v3_dev_hook_io(dev, PRI_SECT_NUM_PORT,
1876 &read_port_std, &write_port_std);
1877 ret |= v3_dev_hook_io(dev, PRI_CYL_LOW_PORT,
1878 &read_port_std, &write_port_std);
1879 ret |= v3_dev_hook_io(dev, PRI_CYL_HIGH_PORT,
1880 &read_port_std, &write_port_std);
1881 ret |= v3_dev_hook_io(dev, PRI_DRV_SEL_PORT,
1882 &read_port_std, &write_port_std);
1883 ret |= v3_dev_hook_io(dev, PRI_CMD_PORT,
1884 &read_port_std, &write_cmd_port);
1886 ret |= v3_dev_hook_io(dev, SEC_DATA_PORT,
1887 &ide_read_data_port, &write_data_port);
1888 ret |= v3_dev_hook_io(dev, SEC_FEATURES_PORT,
1889 &read_port_std, &write_port_std);
1890 ret |= v3_dev_hook_io(dev, SEC_SECT_CNT_PORT,
1891 &read_port_std, &write_port_std);
1892 ret |= v3_dev_hook_io(dev, SEC_SECT_NUM_PORT,
1893 &read_port_std, &write_port_std);
1894 ret |= v3_dev_hook_io(dev, SEC_CYL_LOW_PORT,
1895 &read_port_std, &write_port_std);
1896 ret |= v3_dev_hook_io(dev, SEC_CYL_HIGH_PORT,
1897 &read_port_std, &write_port_std);
1898 ret |= v3_dev_hook_io(dev, SEC_DRV_SEL_PORT,
1899 &read_port_std, &write_port_std);
1900 ret |= v3_dev_hook_io(dev, SEC_CMD_PORT,
1901 &read_port_std, &write_cmd_port);
1904 ret |= v3_dev_hook_io(dev, PRI_CTRL_PORT,
1905 &read_port_std, &write_port_std);
1907 ret |= v3_dev_hook_io(dev, SEC_CTRL_PORT,
1908 &read_port_std, &write_port_std);
1911 ret |= v3_dev_hook_io(dev, SEC_ADDR_REG_PORT,
1912 &read_port_std, &write_port_std);
1914 ret |= v3_dev_hook_io(dev, PRI_ADDR_REG_PORT,
1915 &read_port_std, &write_port_std);
1919 PrintError(vm, VCORE_NONE, "Error hooking IDE IO port\n");
1920 v3_remove_device(dev);
1926 struct v3_pci_bar bars[6];
1927 struct v3_southbridge * southbridge = (struct v3_southbridge *)(ide->southbridge);
1928 struct pci_device * sb_pci = (struct pci_device *)(southbridge->southbridge_pci);
1929 struct pci_device * pci_dev = NULL;
1932 PrintDebug(vm, VCORE_NONE, "Connecting IDE to PCI bus\n");
1934 for (i = 0; i < 6; i++) {
1935 bars[i].type = PCI_BAR_NONE;
1938 bars[4].type = PCI_BAR_IO;
1939 // bars[4].default_base_port = PRI_DEFAULT_DMA_PORT;
1940 bars[4].default_base_port = -1;
1941 bars[4].num_ports = 16;
1943 bars[4].io_read = read_dma_port;
1944 bars[4].io_write = write_dma_port;
1945 bars[4].private_data = ide;
1947 pci_dev = v3_pci_register_device(ide->pci_bus, PCI_STD_DEVICE, 0, sb_pci->dev_num, 1,
1949 pci_config_update, NULL, NULL, NULL, ide);
1951 if (pci_dev == NULL) {
1952 PrintError(vm, VCORE_NONE, "Failed to register IDE BUS %d with PCI\n", i);
1953 v3_remove_device(dev);
1957 /* This is for CMD646 devices
1958 pci_dev->config_header.vendor_id = 0x1095;
1959 pci_dev->config_header.device_id = 0x0646;
1960 pci_dev->config_header.revision = 0x8f07;
1963 pci_dev->config_header.vendor_id = 0x8086;
1964 pci_dev->config_header.device_id = 0x7010;
1965 pci_dev->config_header.revision = 0x00;
1967 pci_dev->config_header.prog_if = 0x80; // Master IDE device
1968 pci_dev->config_header.subclass = PCI_STORAGE_SUBCLASS_IDE;
1969 pci_dev->config_header.class = PCI_CLASS_STORAGE;
1971 pci_dev->config_header.command = 0;
1972 pci_dev->config_header.status = 0x0280;
1974 ide->ide_pci = pci_dev;
1979 if (v3_dev_add_blk_frontend(vm, dev_id, connect_fn, (void *)ide) == -1) {
1980 PrintError(vm, VCORE_NONE, "Could not register %s as frontend\n", dev_id);
1981 v3_remove_device(dev);
1986 PrintDebug(vm, VCORE_NONE, "IDE Initialized\n");
1992 device_register("IDE", ide_init)
1997 int v3_ide_get_geometry(void * ide_data, int channel_num, int drive_num,
1998 uint32_t * cylinders, uint32_t * heads, uint32_t * sectors) {
2000 struct ide_internal * ide = ide_data;
2001 struct ide_channel * channel = &(ide->channels[channel_num]);
2002 struct ide_drive * drive = &(channel->drives[drive_num]);
2004 if (drive->drive_type == BLOCK_NONE) {
2008 *cylinders = drive->num_cylinders;
2009 *heads = drive->num_heads;
2010 *sectors = drive->num_sectors;