2 * This file is part of the Palacios Virtual Machine Monitor developed
3 * by the V3VEE Project with funding from the United States National
4 * Science Foundation and the Department of Energy.
6 * The V3VEE Project is a joint project between Northwestern University
7 * and the University of New Mexico. You can find out more at
10 * Copyright (c) 2011, Jack Lange <jarusl@cs.northwestern.edu>
11 * Copyright (c) 2011, The V3VEE Project <http://www.v3vee.org>
12 * All rights reserved.
14 * Author: Jack Lange <jarusl@cs.northwestern.edu>
16 * This is free software. You are permitted to use,
17 * redistribute, and modify it as specified in the file "V3VEE_LICENSE".
21 #include <palacios/vmx.h>
22 #include <palacios/vmm.h>
23 #include <palacios/vmx_handler.h>
24 #include <palacios/vmcs.h>
25 #include <palacios/vmx_lowlevel.h>
26 #include <palacios/vmm_lowlevel.h>
27 #include <palacios/vmm_ctrl_regs.h>
28 #include <palacios/vmm_config.h>
29 #include <palacios/vmm_time.h>
30 #include <palacios/vm_guest_mem.h>
31 #include <palacios/vmm_direct_paging.h>
32 #include <palacios/vmx_io.h>
33 #include <palacios/vmx_msr.h>
34 #include <palacios/vmm_decoder.h>
35 #include <palacios/vmm_barrier.h>
36 #include <palacios/vmm_timeout.h>
37 #include <palacios/vmm_debug.h>
39 #ifdef V3_CONFIG_CHECKPOINT
40 #include <palacios/vmm_checkpoint.h>
43 #include <palacios/vmx_ept.h>
44 #include <palacios/vmx_assist.h>
45 #include <palacios/vmx_hw_info.h>
47 #ifndef V3_CONFIG_DEBUG_VMX
49 #define PrintDebug(fmt, args...)
53 /* These fields contain the hardware feature sets supported by the local CPU */
54 static struct vmx_hw_info hw_info;
56 extern v3_cpu_arch_t v3_mach_type;
58 static addr_t host_vmcs_ptrs[V3_CONFIG_MAX_CPUS] = { [0 ... V3_CONFIG_MAX_CPUS - 1] = 0};
60 extern int v3_vmx_launch(struct v3_gprs * vm_regs, struct guest_info * info, struct v3_ctrl_regs * ctrl_regs);
61 extern int v3_vmx_resume(struct v3_gprs * vm_regs, struct guest_info * info, struct v3_ctrl_regs * ctrl_regs);
63 static int inline check_vmcs_write(vmcs_field_t field, addr_t val) {
66 ret = vmcs_write(field, val);
68 if (ret != VMX_SUCCESS) {
69 PrintError(VM_NONE, VCORE_NONE, "VMWRITE error on %s!: %d\n", v3_vmcs_field_to_str(field), ret);
79 static int inline check_vmcs_read(vmcs_field_t field, void * val) {
82 ret = vmcs_read(field, val);
84 if (ret != VMX_SUCCESS) {
85 PrintError(VM_NONE, VCORE_NONE, "VMREAD error on %s!: %d\n", v3_vmcs_field_to_str(field), ret);
94 static addr_t allocate_vmcs() {
96 struct vmcs_data * vmcs_page = NULL;
98 PrintDebug(VM_NONE, VCORE_NONE, "Allocating page\n");
100 temp = V3_AllocPages(1); // need not be shadow-safe, not exposed to guest
102 PrintError(VM_NONE, VCORE_NONE, "Cannot allocate VMCS\n");
105 vmcs_page = (struct vmcs_data *)V3_VAddr(temp);
106 memset(vmcs_page, 0, 4096);
108 vmcs_page->revision = hw_info.basic_info.revision;
109 PrintDebug(VM_NONE, VCORE_NONE, "VMX Revision: 0x%x\n", vmcs_page->revision);
111 return (addr_t)V3_PAddr((void *)vmcs_page);
116 static int debug_efer_read(struct guest_info * core, uint_t msr, struct v3_msr * src, void * priv_data) {
117 struct v3_msr * efer = (struct v3_msr *)&(core->ctrl_regs.efer);
118 V3_Print(core->vm_info, core, "\n\nEFER READ (val = %p)\n", (void *)efer->value);
120 v3_print_guest_state(core);
124 src->value = efer->value;
128 static int debug_efer_write(struct guest_info * core, uint_t msr, struct v3_msr src, void * priv_data) {
129 struct v3_msr * efer = (struct v3_msr *)&(core->ctrl_regs.efer);
130 V3_Print(core->vm_info, core, "\n\nEFER WRITE (old_val = %p) (new_val = %p)\n", (void *)efer->value, (void *)src.value);
132 v3_print_guest_state(core);
135 efer->value = src.value;
142 static int init_vmcs_bios(struct guest_info * core, struct vmx_data * vmx_state) {
145 /* Get Available features */
146 struct vmx_pin_ctrls avail_pin_ctrls;
147 avail_pin_ctrls.value = v3_vmx_get_ctrl_features(&(hw_info.pin_ctrls));
151 // disable global interrupts for vm state initialization
154 PrintDebug(core->vm_info, core, "Loading VMCS\n");
155 vmx_ret = vmcs_load(vmx_state->vmcs_ptr_phys);
156 vmx_state->state = VMX_UNLAUNCHED;
158 if (vmx_ret != VMX_SUCCESS) {
159 PrintError(core->vm_info, core, "VMPTRLD failed\n");
164 /*** Setup default state from HW ***/
166 vmx_state->pin_ctrls.value = hw_info.pin_ctrls.def_val;
167 vmx_state->pri_proc_ctrls.value = hw_info.proc_ctrls.def_val;
168 vmx_state->exit_ctrls.value = hw_info.exit_ctrls.def_val;
169 vmx_state->entry_ctrls.value = hw_info.entry_ctrls.def_val;
170 vmx_state->sec_proc_ctrls.value = hw_info.sec_proc_ctrls.def_val;
172 /* Print Control MSRs */
173 V3_Print(core->vm_info, core, "CR0 MSR: req_val=%p, req_mask=%p\n", (void *)(addr_t)hw_info.cr0.req_val, (void *)(addr_t)hw_info.cr0.req_mask);
174 V3_Print(core->vm_info, core, "CR4 MSR: req_val=%p, req_mask=%p\n", (void *)(addr_t)hw_info.cr4.req_val, (void *)(addr_t)hw_info.cr4.req_mask);
178 /******* Setup Host State **********/
180 /* Cache GDTR, IDTR, and TR in host struct */
183 /********** Setup VMX Control Fields ***********/
185 /* Add external interrupts, NMI exiting, and virtual NMI */
186 vmx_state->pin_ctrls.nmi_exit = 1;
187 vmx_state->pin_ctrls.virt_nmi = 1;
188 vmx_state->pin_ctrls.ext_int_exit = 1;
192 /* We enable the preemption timer by default to measure accurate guest time */
193 if (avail_pin_ctrls.active_preempt_timer) {
194 V3_Print(core->vm_info, core, "VMX Preemption Timer is available\n");
195 vmx_state->pin_ctrls.active_preempt_timer = 1;
196 vmx_state->exit_ctrls.save_preempt_timer = 1;
199 // we want it to use this when halting
200 vmx_state->pri_proc_ctrls.hlt_exit = 1;
202 // cpuid tells it that it does not have these instructions
203 vmx_state->pri_proc_ctrls.monitor_exit = 1;
204 vmx_state->pri_proc_ctrls.mwait_exit = 1;
206 // we don't need to handle a pause, although this is where
207 // we could pull out of a spin lock acquire or schedule to find its partner
208 vmx_state->pri_proc_ctrls.pause_exit = 0;
210 vmx_state->pri_proc_ctrls.tsc_offset = 1;
211 #ifdef V3_CONFIG_TIME_VIRTUALIZE_TSC
212 vmx_state->pri_proc_ctrls.rdtsc_exit = 1;
216 vmx_state->pri_proc_ctrls.use_io_bitmap = 1;
217 vmx_ret |= check_vmcs_write(VMCS_IO_BITMAP_A_ADDR, (addr_t)V3_PAddr(core->vm_info->io_map.arch_data));
218 vmx_ret |= check_vmcs_write(VMCS_IO_BITMAP_B_ADDR,
219 (addr_t)V3_PAddr(core->vm_info->io_map.arch_data) + PAGE_SIZE_4KB);
222 vmx_state->pri_proc_ctrls.use_msr_bitmap = 1;
223 vmx_ret |= check_vmcs_write(VMCS_MSR_BITMAP, (addr_t)V3_PAddr(core->vm_info->msr_map.arch_data));
228 // Ensure host runs in 64-bit mode at each VM EXIT
229 vmx_state->exit_ctrls.host_64_on = 1;
234 // Restore host's EFER register on each VM EXIT
235 vmx_state->exit_ctrls.ld_efer = 1;
237 // Save/restore guest's EFER register to/from VMCS on VM EXIT/ENTRY
238 vmx_state->exit_ctrls.save_efer = 1;
239 vmx_state->entry_ctrls.ld_efer = 1;
241 vmx_state->exit_ctrls.save_pat = 1;
242 vmx_state->exit_ctrls.ld_pat = 1;
243 vmx_state->entry_ctrls.ld_pat = 1;
245 /* Temporary GPF trap */
246 // vmx_state->excp_bmap.gp = 1;
248 // Setup Guests initial PAT field
249 vmx_ret |= check_vmcs_write(VMCS_GUEST_PAT, 0x0007040600070406LL);
251 // Capture CR8 mods so that we can keep the apic_tpr correct
252 vmx_state->pri_proc_ctrls.cr8_ld_exit = 1;
253 vmx_state->pri_proc_ctrls.cr8_str_exit = 1;
257 if (core->shdw_pg_mode == SHADOW_PAGING) {
258 PrintDebug(core->vm_info, core, "Creating initial shadow page table\n");
260 if (v3_init_passthrough_pts(core) == -1) {
261 PrintError(core->vm_info, core, "Could not initialize passthrough page tables\n");
265 #define CR0_PE 0x00000001
266 #define CR0_PG 0x80000000
267 #define CR0_WP 0x00010000 // To ensure mem hooks work
268 #define CR0_NE 0x00000020
269 vmx_ret |= check_vmcs_write(VMCS_CR0_MASK, (CR0_PE | CR0_PG | CR0_WP | CR0_NE));
272 // Cause VM_EXIT whenever CR4.VMXE or CR4.PAE bits are written
273 vmx_ret |= check_vmcs_write(VMCS_CR4_MASK, CR4_VMXE | CR4_PAE);
275 core->ctrl_regs.cr3 = core->direct_map_pt;
277 // vmx_state->pinbased_ctrls |= NMI_EXIT;
280 vmx_state->pri_proc_ctrls.cr3_ld_exit = 1;
281 vmx_state->pri_proc_ctrls.cr3_str_exit = 1;
283 vmx_state->pri_proc_ctrls.invlpg_exit = 1;
285 /* Add page fault exits */
286 vmx_state->excp_bmap.pf = 1;
289 v3_vmxassist_init(core, vmx_state);
291 // Hook all accesses to EFER register
292 v3_hook_msr(core->vm_info, EFER_MSR,
293 &v3_handle_efer_read,
294 &v3_handle_efer_write,
297 } else if ((core->shdw_pg_mode == NESTED_PAGING) &&
298 (v3_mach_type == V3_VMX_EPT_CPU)) {
300 #define CR0_PE 0x00000001
301 #define CR0_PG 0x80000000
302 #define CR0_WP 0x00010000 // To ensure mem hooks work
303 #define CR0_NE 0x00000020
304 vmx_ret |= check_vmcs_write(VMCS_CR0_MASK, (CR0_PE | CR0_PG | CR0_WP | CR0_NE));
306 // vmx_state->pinbased_ctrls |= NMI_EXIT;
308 // Cause VM_EXIT whenever CR4.VMXE or CR4.PAE bits are written
309 vmx_ret |= check_vmcs_write(VMCS_CR4_MASK, CR4_VMXE | CR4_PAE);
311 /* Disable CR exits */
312 vmx_state->pri_proc_ctrls.cr3_ld_exit = 0;
313 vmx_state->pri_proc_ctrls.cr3_str_exit = 0;
315 vmx_state->pri_proc_ctrls.invlpg_exit = 0;
317 /* Add page fault exits */
318 // vmx_state->excp_bmap.pf = 1; // This should never happen..., enabled to catch bugs
321 v3_vmxassist_init(core, vmx_state);
324 vmx_state->pri_proc_ctrls.sec_ctrls = 1; // Enable secondary proc controls
325 vmx_state->sec_proc_ctrls.enable_ept = 1; // enable EPT paging
329 if (v3_init_ept(core, &hw_info) == -1) {
330 PrintError(core->vm_info, core, "Error initializing EPT\n");
334 // Hook all accesses to EFER register
335 v3_hook_msr(core->vm_info, EFER_MSR, NULL, NULL, NULL);
337 } else if ((core->shdw_pg_mode == NESTED_PAGING) &&
338 (v3_mach_type == V3_VMX_EPT_UG_CPU)) {
340 // For now we will assume that unrestricted guest mode is assured w/ EPT
343 core->vm_regs.rsp = 0x00;
345 core->vm_regs.rdx = 0x00000f00;
346 core->ctrl_regs.rflags = 0x00000002; // The reserved bit is always 1
347 core->ctrl_regs.cr0 = 0x60010030;
348 core->ctrl_regs.cr4 = 0x00002010; // Enable VMX and PSE flag
351 core->segments.cs.selector = 0xf000;
352 core->segments.cs.limit = 0xffff;
353 core->segments.cs.base = 0x0000000f0000LL;
355 // (raw attributes = 0xf3)
356 core->segments.cs.type = 0xb;
357 core->segments.cs.system = 0x1;
358 core->segments.cs.dpl = 0x0;
359 core->segments.cs.present = 1;
363 struct v3_segment * segregs [] = {&(core->segments.ss), &(core->segments.ds),
364 &(core->segments.es), &(core->segments.fs),
365 &(core->segments.gs), NULL};
367 for ( i = 0; segregs[i] != NULL; i++) {
368 struct v3_segment * seg = segregs[i];
370 seg->selector = 0x0000;
371 // seg->base = seg->selector << 4;
372 seg->base = 0x00000000;
380 // seg->granularity = 1;
385 core->segments.gdtr.limit = 0x0000ffff;
386 core->segments.gdtr.base = 0x0000000000000000LL;
388 core->segments.idtr.limit = 0x0000ffff;
389 core->segments.idtr.base = 0x0000000000000000LL;
391 core->segments.ldtr.selector = 0x0000;
392 core->segments.ldtr.limit = 0x0000ffff;
393 core->segments.ldtr.base = 0x0000000000000000LL;
394 core->segments.ldtr.type = 0x2;
395 core->segments.ldtr.present = 1;
397 core->segments.tr.selector = 0x0000;
398 core->segments.tr.limit = 0x0000ffff;
399 core->segments.tr.base = 0x0000000000000000LL;
400 core->segments.tr.type = 0xb;
401 core->segments.tr.present = 1;
403 // core->dbg_regs.dr6 = 0x00000000ffff0ff0LL;
404 core->dbg_regs.dr7 = 0x0000000000000400LL;
407 vmx_state->pri_proc_ctrls.sec_ctrls = 1; // Enable secondary proc controls
408 vmx_state->sec_proc_ctrls.enable_ept = 1; // enable EPT paging
409 vmx_state->sec_proc_ctrls.unrstrct_guest = 1; // enable unrestricted guest operation
412 /* Disable shadow paging stuff */
413 vmx_state->pri_proc_ctrls.cr3_ld_exit = 0;
414 vmx_state->pri_proc_ctrls.cr3_str_exit = 0;
416 vmx_state->pri_proc_ctrls.invlpg_exit = 0;
419 // Cause VM_EXIT whenever the CR4.VMXE bit is set
420 vmx_ret |= check_vmcs_write(VMCS_CR4_MASK, CR4_VMXE);
421 #define CR0_NE 0x00000020
422 #define CR0_CD 0x40000000
423 vmx_ret |= check_vmcs_write(VMCS_CR0_MASK, CR0_NE | CR0_CD);
424 ((struct cr0_32 *)&(core->shdw_pg_state.guest_cr0))->ne = 1;
425 ((struct cr0_32 *)&(core->shdw_pg_state.guest_cr0))->cd = 0;
427 if (v3_init_ept(core, &hw_info) == -1) {
428 PrintError(core->vm_info, core, "Error initializing EPT\n");
432 // Hook all accesses to EFER register
433 // v3_hook_msr(core->vm_info, EFER_MSR, &debug_efer_read, &debug_efer_write, core);
434 v3_hook_msr(core->vm_info, EFER_MSR, NULL, NULL, NULL);
436 PrintError(core->vm_info, core, "Invalid Virtual paging mode (pg_mode=%d) (mach_type=%d)\n", core->shdw_pg_mode, v3_mach_type);
443 // Setup SYSCALL/SYSENTER MSRs in load/store area
445 // save STAR, LSTAR, FMASK, KERNEL_GS_BASE MSRs in MSR load/store area
448 struct vmcs_msr_save_area * msr_entries = NULL;
449 int max_msrs = (hw_info.misc_info.max_msr_cache_size + 1) * 4;
452 V3_Print(core->vm_info, core, "Setting up MSR load/store areas (max_msr_count=%d)\n", max_msrs);
455 PrintError(core->vm_info, core, "Max MSR cache size is too small (%d)\n", max_msrs);
459 vmx_state->msr_area_paddr = (addr_t)V3_AllocPages(1); // need not be shadow-safe, not exposed to guest
461 if (vmx_state->msr_area_paddr == (addr_t)NULL) {
462 PrintError(core->vm_info, core, "could not allocate msr load/store area\n");
466 msr_entries = (struct vmcs_msr_save_area *)V3_VAddr((void *)(vmx_state->msr_area_paddr));
467 vmx_state->msr_area = msr_entries; // cache in vmx_info
469 memset(msr_entries, 0, PAGE_SIZE);
471 msr_entries->guest_star.index = IA32_STAR_MSR;
472 msr_entries->guest_lstar.index = IA32_LSTAR_MSR;
473 msr_entries->guest_fmask.index = IA32_FMASK_MSR;
474 msr_entries->guest_kern_gs.index = IA32_KERN_GS_BASE_MSR;
476 msr_entries->host_star.index = IA32_STAR_MSR;
477 msr_entries->host_lstar.index = IA32_LSTAR_MSR;
478 msr_entries->host_fmask.index = IA32_FMASK_MSR;
479 msr_entries->host_kern_gs.index = IA32_KERN_GS_BASE_MSR;
481 msr_ret |= check_vmcs_write(VMCS_EXIT_MSR_STORE_CNT, 4);
482 msr_ret |= check_vmcs_write(VMCS_EXIT_MSR_LOAD_CNT, 4);
483 msr_ret |= check_vmcs_write(VMCS_ENTRY_MSR_LOAD_CNT, 4);
485 msr_ret |= check_vmcs_write(VMCS_EXIT_MSR_STORE_ADDR, (addr_t)V3_PAddr(msr_entries->guest_msrs));
486 msr_ret |= check_vmcs_write(VMCS_ENTRY_MSR_LOAD_ADDR, (addr_t)V3_PAddr(msr_entries->guest_msrs));
487 msr_ret |= check_vmcs_write(VMCS_EXIT_MSR_LOAD_ADDR, (addr_t)V3_PAddr(msr_entries->host_msrs));
490 msr_ret |= v3_hook_msr(core->vm_info, IA32_STAR_MSR, NULL, NULL, NULL);
491 msr_ret |= v3_hook_msr(core->vm_info, IA32_LSTAR_MSR, NULL, NULL, NULL);
492 msr_ret |= v3_hook_msr(core->vm_info, IA32_FMASK_MSR, NULL, NULL, NULL);
493 msr_ret |= v3_hook_msr(core->vm_info, IA32_KERN_GS_BASE_MSR, NULL, NULL, NULL);
496 // IMPORTANT: These MSRs appear to be cached by the hardware....
497 msr_ret |= v3_hook_msr(core->vm_info, SYSENTER_CS_MSR, NULL, NULL, NULL);
498 msr_ret |= v3_hook_msr(core->vm_info, SYSENTER_ESP_MSR, NULL, NULL, NULL);
499 msr_ret |= v3_hook_msr(core->vm_info, SYSENTER_EIP_MSR, NULL, NULL, NULL);
501 msr_ret |= v3_hook_msr(core->vm_info, FS_BASE_MSR, NULL, NULL, NULL);
502 msr_ret |= v3_hook_msr(core->vm_info, GS_BASE_MSR, NULL, NULL, NULL);
504 msr_ret |= v3_hook_msr(core->vm_info, IA32_PAT_MSR, NULL, NULL, NULL);
506 // Not sure what to do about this... Does not appear to be an explicit hardware cache version...
507 msr_ret |= v3_hook_msr(core->vm_info, IA32_CSTAR_MSR, NULL, NULL, NULL);
510 PrintError(core->vm_info, core, "Error configuring MSR save/restore area\n");
517 /* Sanity check ctrl/reg fields against hw_defaults */
522 /*** Write all the info to the VMCS ***/
526 // IS THIS NECESSARY???
527 #define DEBUGCTL_MSR 0x1d9
528 struct v3_msr tmp_msr;
529 v3_get_msr(DEBUGCTL_MSR, &(tmp_msr.hi), &(tmp_msr.lo));
530 vmx_ret |= check_vmcs_write(VMCS_GUEST_DBG_CTL, tmp_msr.value);
531 core->dbg_regs.dr7 = 0x400;
536 vmx_ret |= check_vmcs_write(VMCS_LINK_PTR, (addr_t)0xffffffffffffffffULL);
538 vmx_ret |= check_vmcs_write(VMCS_LINK_PTR, (addr_t)0xffffffffUL);
539 vmx_ret |= check_vmcs_write(VMCS_LINK_PTR_HIGH, (addr_t)0xffffffffUL);
546 if (v3_update_vmcs_ctrl_fields(core)) {
547 PrintError(core->vm_info, core, "Could not write control fields!\n");
552 if (v3_update_vmcs_host_state(core)) {
553 PrintError(core->vm_info, core, "Could not write host state\n");
558 // reenable global interrupts for vm state initialization now
559 // that the vm state is initialized. If another VM kicks us off,
560 // it'll update our vmx state so that we know to reload ourself
567 static void __init_vmx_vmcs(void * arg) {
568 struct guest_info * core = arg;
569 struct vmx_data * vmx_state = NULL;
572 vmx_state = (struct vmx_data *)V3_Malloc(sizeof(struct vmx_data));
575 PrintError(core->vm_info, core, "Unable to allocate in initializing vmx vmcs\n");
579 memset(vmx_state, 0, sizeof(struct vmx_data));
581 PrintDebug(core->vm_info, core, "vmx_data pointer: %p\n", (void *)vmx_state);
583 PrintDebug(core->vm_info, core, "Allocating VMCS\n");
584 vmx_state->vmcs_ptr_phys = allocate_vmcs();
586 PrintDebug(core->vm_info, core, "VMCS pointer: %p\n", (void *)(vmx_state->vmcs_ptr_phys));
588 core->vmm_data = vmx_state;
589 vmx_state->state = VMX_UNLAUNCHED;
591 PrintDebug(core->vm_info, core, "Initializing VMCS (addr=%p)\n", core->vmm_data);
593 // TODO: Fix vmcs fields so they're 32-bit
595 PrintDebug(core->vm_info, core, "Clearing VMCS: %p\n", (void *)vmx_state->vmcs_ptr_phys);
596 vmx_ret = vmcs_clear(vmx_state->vmcs_ptr_phys);
598 if (vmx_ret != VMX_SUCCESS) {
599 PrintError(core->vm_info, core, "VMCLEAR failed\n");
603 if (core->vm_info->vm_class == V3_PC_VM) {
604 PrintDebug(core->vm_info, core, "Initializing VMCS\n");
605 if (init_vmcs_bios(core, vmx_state) == -1) {
606 PrintError(core->vm_info, core, "Error initializing VMCS to BIOS state\n");
610 PrintError(core->vm_info, core, "Invalid VM Class\n");
614 PrintDebug(core->vm_info, core, "Serializing VMCS: %p\n", (void *)vmx_state->vmcs_ptr_phys);
615 vmx_ret = vmcs_clear(vmx_state->vmcs_ptr_phys);
617 core->core_run_state = CORE_STOPPED;
623 int v3_init_vmx_vmcs(struct guest_info * core, v3_vm_class_t vm_class) {
624 extern v3_cpu_arch_t v3_cpu_types[];
626 if (v3_cpu_types[V3_Get_CPU()] == V3_INVALID_CPU) {
629 for (i = 0; i < V3_CONFIG_MAX_CPUS; i++) {
630 if (v3_cpu_types[i] != V3_INVALID_CPU) {
635 if (i == V3_CONFIG_MAX_CPUS) {
636 PrintError(core->vm_info, core, "Could not find VALID CPU for VMX guest initialization\n");
640 V3_Call_On_CPU(i, __init_vmx_vmcs, core);
643 __init_vmx_vmcs(core);
646 if (core->core_run_state != CORE_STOPPED) {
647 PrintError(core->vm_info, core, "Error initializing VMX Core\n");
655 int v3_deinit_vmx_vmcs(struct guest_info * core) {
656 struct vmx_data * vmx_state = core->vmm_data;
658 V3_FreePages((void *)(vmx_state->vmcs_ptr_phys), 1);
659 V3_FreePages(V3_PAddr(vmx_state->msr_area), 1);
668 #ifdef V3_CONFIG_CHECKPOINT
670 * JRL: This is broken
672 int v3_vmx_save_core(struct guest_info * core, void * ctx){
673 struct vmx_data * vmx_info = (struct vmx_data *)(core->vmm_data);
675 // note that the vmcs pointer is an HPA, but we need an HVA
676 if (v3_chkpt_save(ctx, "vmcs_data", PAGE_SIZE_4KB,
677 V3_VAddr((void*) (vmx_info->vmcs_ptr_phys)))) {
678 PrintError(core->vm_info, core, "Could not save vmcs data for VMX\n");
685 int v3_vmx_load_core(struct guest_info * core, void * ctx){
686 struct vmx_data * vmx_info = (struct vmx_data *)(core->vmm_data);
687 struct cr0_32 * shadow_cr0;
688 addr_t vmcs_page_paddr; //HPA
690 vmcs_page_paddr = (addr_t) V3_AllocPages(1); // need not be shadow-safe, not exposed to guest
692 if (!vmcs_page_paddr) {
693 PrintError(core->vm_info, core, "Could not allocate space for a vmcs in VMX\n");
697 if (v3_chkpt_load(ctx, "vmcs_data", PAGE_SIZE_4KB,
698 V3_VAddr((void *)vmcs_page_paddr)) == -1) {
699 PrintError(core->vm_info, core, "Could not load vmcs data for VMX\n");
700 V3_FreePages((void*)vmcs_page_paddr,1);
704 vmcs_clear(vmx_info->vmcs_ptr_phys);
706 // Probably need to delete the old one...
707 V3_FreePages((void*)(vmx_info->vmcs_ptr_phys),1);
709 vmcs_load(vmcs_page_paddr);
711 v3_vmx_save_vmcs(core);
713 shadow_cr0 = (struct cr0_32 *)&(core->ctrl_regs.cr0);
716 /* Get the CPU mode to set the guest_ia32e entry ctrl */
718 if (core->shdw_pg_mode == SHADOW_PAGING) {
719 if (v3_get_vm_mem_mode(core) == VIRTUAL_MEM) {
720 if (v3_activate_shadow_pt(core) == -1) {
721 PrintError(core->vm_info, core, "Failed to activate shadow page tables\n");
725 if (v3_activate_passthrough_pt(core) == -1) {
726 PrintError(core->vm_info, core, "Failed to activate passthrough page tables\n");
737 void v3_flush_vmx_vm_core(struct guest_info * core) {
738 struct vmx_data * vmx_info = (struct vmx_data *)(core->vmm_data);
739 vmcs_clear(vmx_info->vmcs_ptr_phys);
740 vmx_info->state = VMX_UNLAUNCHED;
745 static int update_irq_exit_state(struct guest_info * info) {
746 struct vmx_exit_idt_vec_info idt_vec_info;
748 check_vmcs_read(VMCS_IDT_VECTOR_INFO, &(idt_vec_info.value));
750 if ((info->intr_core_state.irq_started == 1) && (idt_vec_info.valid == 0)) {
751 #ifdef V3_CONFIG_DEBUG_INTERRUPTS
752 V3_Print(info->vm_info, info, "Calling v3_injecting_intr\n");
754 info->intr_core_state.irq_started = 0;
755 v3_injecting_intr(info, info->intr_core_state.irq_vector, V3_EXTERNAL_IRQ);
761 static int update_irq_entry_state(struct guest_info * info) {
762 struct vmx_exit_idt_vec_info idt_vec_info;
763 struct vmcs_interrupt_state intr_core_state;
764 struct vmx_data * vmx_info = (struct vmx_data *)(info->vmm_data);
766 check_vmcs_read(VMCS_IDT_VECTOR_INFO, &(idt_vec_info.value));
767 check_vmcs_read(VMCS_GUEST_INT_STATE, &(intr_core_state));
769 /* Check for pending exceptions to inject */
770 if (v3_excp_pending(info)) {
771 struct vmx_entry_int_info int_info;
774 // In VMX, almost every exception is hardware
775 // Software exceptions are pretty much only for breakpoint or overflow
777 int_info.vector = v3_get_excp_number(info);
779 if (info->excp_state.excp_error_code_valid) {
780 check_vmcs_write(VMCS_ENTRY_EXCP_ERR, info->excp_state.excp_error_code);
781 int_info.error_code = 1;
783 #ifdef V3_CONFIG_DEBUG_INTERRUPTS
784 V3_Print(info->vm_info, info, "Injecting exception %d with error code %x\n",
785 int_info.vector, info->excp_state.excp_error_code);
790 #ifdef V3_CONFIG_DEBUG_INTERRUPTS
791 V3_Print(info->vm_info, info, "Injecting exception %d (EIP=%p)\n", int_info.vector, (void *)(addr_t)info->rip);
793 check_vmcs_write(VMCS_ENTRY_INT_INFO, int_info.value);
795 v3_injecting_excp(info, int_info.vector);
797 } else if ((((struct rflags *)&(info->ctrl_regs.rflags))->intr == 1) &&
798 (intr_core_state.val == 0)) {
800 if ((info->intr_core_state.irq_started == 1) && (idt_vec_info.valid == 1)) {
802 #ifdef V3_CONFIG_DEBUG_INTERRUPTS
803 V3_Print(info->vm_info, info, "IRQ pending from previous injection\n");
806 // Copy the IDT vectoring info over to reinject the old interrupt
807 if (idt_vec_info.error_code == 1) {
808 uint32_t err_code = 0;
810 check_vmcs_read(VMCS_IDT_VECTOR_ERR, &err_code);
811 check_vmcs_write(VMCS_ENTRY_EXCP_ERR, err_code);
814 idt_vec_info.undef = 0;
815 check_vmcs_write(VMCS_ENTRY_INT_INFO, idt_vec_info.value);
818 struct vmx_entry_int_info ent_int;
821 switch (v3_intr_pending(info)) {
822 case V3_EXTERNAL_IRQ: {
824 int irq = v3_get_intr(info);
830 info->intr_core_state.irq_vector = irq;
831 ent_int.vector = info->intr_core_state.irq_vector;
833 ent_int.error_code = 0;
836 #ifdef V3_CONFIG_DEBUG_INTERRUPTS
837 V3_Print(info->vm_info, info, "Injecting Interrupt %d at exit %u(EIP=%p)\n",
838 info->intr_core_state.irq_vector,
839 (uint32_t)info->num_exits,
840 (void *)(addr_t)info->rip);
843 check_vmcs_write(VMCS_ENTRY_INT_INFO, ent_int.value);
844 info->intr_core_state.irq_started = 1;
849 PrintDebug(info->vm_info, info, "Injecting NMI\n");
854 check_vmcs_write(VMCS_ENTRY_INT_INFO, ent_int.value);
857 case V3_SOFTWARE_INTR:
858 PrintDebug(info->vm_info, info, "Injecting software interrupt\n");
862 check_vmcs_write(VMCS_ENTRY_INT_INFO, ent_int.value);
866 // Not sure what to do here, Intel doesn't have virtual IRQs
867 // May be the same as external interrupts/IRQs
870 case V3_INVALID_INTR:
875 } else if ((v3_intr_pending(info)) && (vmx_info->pri_proc_ctrls.int_wndw_exit == 0)) {
876 // Enable INTR window exiting so we know when IF=1
879 check_vmcs_read(VMCS_EXIT_INSTR_LEN, &instr_len);
881 #ifdef V3_CONFIG_DEBUG_INTERRUPTS
882 V3_Print(info->vm_info, info, "Enabling Interrupt-Window exiting: %d\n", instr_len);
885 vmx_info->pri_proc_ctrls.int_wndw_exit = 1;
886 check_vmcs_write(VMCS_PROC_CTRLS, vmx_info->pri_proc_ctrls.value);
895 static struct vmx_exit_info exit_log[10];
896 static uint64_t rip_log[10];
900 static void print_exit_log(struct guest_info * info) {
901 int cnt = info->num_exits % 10;
905 V3_Print(info->vm_info, info, "\nExit Log (%d total exits):\n", (uint32_t)info->num_exits);
907 for (i = 0; i < 10; i++) {
908 struct vmx_exit_info * tmp = &exit_log[cnt];
910 V3_Print(info->vm_info, info, "%d:\texit_reason = %p\n", i, (void *)(addr_t)tmp->exit_reason);
911 V3_Print(info->vm_info, info, "\texit_qual = %p\n", (void *)tmp->exit_qual);
912 V3_Print(info->vm_info, info, "\tint_info = %p\n", (void *)(addr_t)tmp->int_info);
913 V3_Print(info->vm_info, info, "\tint_err = %p\n", (void *)(addr_t)tmp->int_err);
914 V3_Print(info->vm_info, info, "\tinstr_info = %p\n", (void *)(addr_t)tmp->instr_info);
915 V3_Print(info->vm_info, info, "\tguest_linear_addr= %p\n", (void *)(addr_t)tmp->guest_linear_addr);
916 V3_Print(info->vm_info, info, "\tRIP = %p\n", (void *)rip_log[cnt]);
930 v3_vmx_config_tsc_virtualization(struct guest_info * info) {
931 struct vmx_data * vmx_info = (struct vmx_data *)(info->vmm_data);
933 if (info->time_state.flags & VM_TIME_TRAP_RDTSC) {
934 if (!vmx_info->pri_proc_ctrls.rdtsc_exit) {
935 vmx_info->pri_proc_ctrls.rdtsc_exit = 1;
936 check_vmcs_write(VMCS_PROC_CTRLS, vmx_info->pri_proc_ctrls.value);
940 uint32_t tsc_offset_low, tsc_offset_high;
942 if (vmx_info->pri_proc_ctrls.rdtsc_exit) {
943 vmx_info->pri_proc_ctrls.rdtsc_exit = 0;
944 check_vmcs_write(VMCS_PROC_CTRLS, vmx_info->pri_proc_ctrls.value);
947 if (info->time_state.flags & VM_TIME_TSC_PASSTHROUGH) {
950 tsc_offset = v3_tsc_host_offset(&info->time_state);
952 tsc_offset_high = (uint32_t)(( tsc_offset >> 32) & 0xffffffff);
953 tsc_offset_low = (uint32_t)(tsc_offset & 0xffffffff);
955 check_vmcs_write(VMCS_TSC_OFFSET_HIGH, tsc_offset_high);
956 check_vmcs_write(VMCS_TSC_OFFSET, tsc_offset_low);
962 * CAUTION and DANGER!!!
964 * The VMCS CANNOT(!!) be accessed outside of the cli/sti calls inside this function
965 * When exectuing a symbiotic call, the VMCS WILL be overwritten, so any dependencies
966 * on its contents will cause things to break. The contents at the time of the exit WILL
967 * change before the exit handler is executed.
969 int v3_vmx_enter(struct guest_info * info) {
971 struct vmx_exit_info exit_info;
972 struct vmx_data * vmx_info = (struct vmx_data *)(info->vmm_data);
973 uint64_t guest_cycles = 0;
975 // Conditionally yield the CPU if the timeslice has expired
978 // Update timer devices late after being in the VM so that as much
979 // of the time in the VM is accounted for as possible. Also do it before
980 // updating IRQ entry state so that any interrupts the timers raise get
981 // handled on the next VM entry.
982 v3_advance_time(info, NULL);
983 v3_update_timers(info);
985 // disable global interrupts for vm state transition
988 if (vmcs_store() != vmx_info->vmcs_ptr_phys) {
989 vmcs_clear(vmx_info->vmcs_ptr_phys);
990 vmcs_load(vmx_info->vmcs_ptr_phys);
991 vmx_info->state = VMX_UNLAUNCHED;
994 v3_vmx_restore_vmcs(info);
997 #ifdef V3_CONFIG_SYMCALL
998 if (info->sym_core_state.symcall_state.sym_call_active == 0) {
999 update_irq_entry_state(info);
1002 update_irq_entry_state(info);
1007 vmcs_read(VMCS_GUEST_CR3, &guest_cr3);
1008 vmcs_write(VMCS_GUEST_CR3, guest_cr3);
1012 // Perform last-minute time setup prior to entering the VM
1013 v3_vmx_config_tsc_virtualization(info);
1015 if (v3_update_vmcs_host_state(info)) {
1017 PrintError(info->vm_info, info, "Could not write host state\n");
1021 if (vmx_info->pin_ctrls.active_preempt_timer) {
1022 /* Preemption timer is active */
1023 uint32_t preempt_window = 0xffffffff;
1025 if (info->timeouts.timeout_active) {
1026 preempt_window = info->timeouts.next_timeout;
1029 check_vmcs_write(VMCS_PREEMPT_TIMER, preempt_window);
1034 uint64_t entry_tsc = 0;
1035 uint64_t exit_tsc = 0;
1037 #ifdef V3_CONFIG_PWRSTAT_TELEMETRY
1038 v3_pwrstat_telemetry_enter(info);
1041 #ifdef V3_CONFIG_PMU_TELEMETRY
1042 v3_pmu_telemetry_enter(info);
1045 if (vmx_info->state == VMX_UNLAUNCHED) {
1046 vmx_info->state = VMX_LAUNCHED;
1048 ret = v3_vmx_launch(&(info->vm_regs), info, &(info->ctrl_regs));
1052 V3_ASSERT(info->vm_info, info,vmx_info->state != VMX_UNLAUNCHED);
1054 ret = v3_vmx_resume(&(info->vm_regs), info, &(info->ctrl_regs));
1058 guest_cycles = exit_tsc - entry_tsc;
1060 #ifdef V3_CONFIG_PMU_TELEMETRY
1061 v3_pmu_telemetry_exit(info);
1064 #ifdef V3_CONFIG_PWRSTAT_TELEMETRY
1065 v3_pwrstat_telemetry_exit(info);
1069 // PrintDebug(info->vm_info, info, "VMX Exit: ret=%d\n", ret);
1071 if (ret != VMX_SUCCESS) {
1073 vmcs_read(VMCS_INSTR_ERR, &error);
1077 PrintError(info->vm_info, info, "VMENTRY Error: %d (launch_ret = %d)\n", error, ret);
1084 /* If we have the preemption time, then use it to get more accurate guest time */
1085 if (vmx_info->pin_ctrls.active_preempt_timer) {
1086 uint32_t cycles_left = 0;
1087 check_vmcs_read(VMCS_PREEMPT_TIMER, &(cycles_left));
1089 if (info->timeouts.timeout_active) {
1090 guest_cycles = info->timeouts.next_timeout - cycles_left;
1092 guest_cycles = 0xffffffff - cycles_left;
1096 // Immediate exit from VM time bookkeeping
1097 v3_advance_time(info, &guest_cycles);
1099 /* Update guest state */
1100 v3_vmx_save_vmcs(info);
1102 // info->cpl = info->segments.cs.selector & 0x3;
1104 info->mem_mode = v3_get_vm_mem_mode(info);
1105 info->cpu_mode = v3_get_vm_cpu_mode(info);
1109 check_vmcs_read(VMCS_EXIT_INSTR_LEN, &(exit_info.instr_len));
1110 check_vmcs_read(VMCS_EXIT_INSTR_INFO, &(exit_info.instr_info));
1111 check_vmcs_read(VMCS_EXIT_REASON, &(exit_info.exit_reason));
1112 check_vmcs_read(VMCS_EXIT_QUAL, &(exit_info.exit_qual));
1113 check_vmcs_read(VMCS_EXIT_INT_INFO, &(exit_info.int_info));
1114 check_vmcs_read(VMCS_EXIT_INT_ERR, &(exit_info.int_err));
1115 check_vmcs_read(VMCS_GUEST_LINEAR_ADDR, &(exit_info.guest_linear_addr));
1117 if (info->shdw_pg_mode == NESTED_PAGING) {
1118 check_vmcs_read(VMCS_GUEST_PHYS_ADDR, &(exit_info.ept_fault_addr));
1121 //PrintDebug(info->vm_info, info, "VMX Exit taken, id-qual: %u-%lu\n", exit_info.exit_reason, exit_info.exit_qual);
1123 exit_log[info->num_exits % 10] = exit_info;
1124 rip_log[info->num_exits % 10] = get_addr_linear(info, info->rip, &(info->segments.cs));
1126 #ifdef V3_CONFIG_SYMCALL
1127 if (info->sym_core_state.symcall_state.sym_call_active == 0) {
1128 update_irq_exit_state(info);
1131 update_irq_exit_state(info);
1134 if (exit_info.exit_reason == VMX_EXIT_INTR_WINDOW) {
1135 // This is a special case whose only job is to inject an interrupt
1136 vmcs_read(VMCS_PROC_CTRLS, &(vmx_info->pri_proc_ctrls.value));
1137 vmx_info->pri_proc_ctrls.int_wndw_exit = 0;
1138 vmcs_write(VMCS_PROC_CTRLS, vmx_info->pri_proc_ctrls.value);
1140 #ifdef V3_CONFIG_DEBUG_INTERRUPTS
1141 V3_Print(info->vm_info, info, "Interrupts available again! (RIP=%llx)\n", info->rip);
1146 // Lastly we check for an NMI exit, and reinject if so
1148 struct vmx_basic_exit_info * basic_info = (struct vmx_basic_exit_info *)&(exit_info.exit_reason);
1150 if (basic_info->reason == VMX_EXIT_INFO_EXCEPTION_OR_NMI) {
1151 if ((uint8_t)exit_info.int_info == 2) {
1157 // reenable global interrupts after vm exit
1160 // Conditionally yield the CPU if the timeslice has expired
1162 v3_advance_time(info, NULL);
1163 v3_update_timers(info);
1165 if (v3_handle_vmx_exit(info, &exit_info) == -1) {
1166 PrintError(info->vm_info, info, "Error in VMX exit handler (Exit reason=%x)\n", exit_info.exit_reason);
1170 if (info->timeouts.timeout_active) {
1171 /* Check to see if any timeouts have expired */
1172 v3_handle_timeouts(info, guest_cycles);
1179 int v3_start_vmx_guest(struct guest_info * info) {
1181 PrintDebug(info->vm_info, info, "Starting VMX core %u\n", info->vcpu_id);
1184 if (info->core_run_state == CORE_STOPPED) {
1185 if (info->vcpu_id == 0) {
1186 info->core_run_state = CORE_RUNNING;
1189 PrintDebug(info->vm_info, info, "VMX core %u: Waiting for core initialization\n", info->vcpu_id);
1191 while (info->core_run_state == CORE_STOPPED) {
1193 if (info->vm_info->run_state == VM_STOPPED) {
1194 // The VM was stopped before this core was initialized.
1199 //PrintDebug(info->vm_info, info, "VMX core %u: still waiting for INIT\n",info->vcpu_id);
1202 PrintDebug(info->vm_info, info, "VMX core %u initialized\n", info->vcpu_id);
1204 // We'll be paranoid about race conditions here
1205 v3_wait_at_barrier(info);
1209 PrintDebug(info->vm_info, info, "VMX core %u: I am starting at CS=0x%x (base=0x%p, limit=0x%x), RIP=0x%p\n",
1210 info->vcpu_id, info->segments.cs.selector, (void *)(info->segments.cs.base),
1211 info->segments.cs.limit, (void *)(info->rip));
1214 PrintDebug(info->vm_info, info, "VMX core %u: Launching VMX VM on logical core %u\n", info->vcpu_id, info->pcpu_id);
1216 v3_start_time(info);
1219 if (info->vm_info->run_state == VM_STOPPED) {
1220 info->core_run_state = CORE_STOPPED;
1226 #ifdef V3_CONFIG_PMU_TELEMETRY
1227 v3_pmu_telemetry_start(info);
1230 #ifdef V3_CONFIG_PWRSTAT_TELEMETRY
1231 v3_pwrstat_telemetry_start(info);
1235 if (v3_vmx_enter(info) == -1) {
1238 addr_t linear_addr = 0;
1240 info->vm_info->run_state = VM_ERROR;
1242 V3_Print(info->vm_info, info, "VMX core %u: VMX ERROR!!\n", info->vcpu_id);
1244 v3_print_guest_state(info);
1246 V3_Print(info->vm_info, info, "VMX core %u\n", info->vcpu_id);
1248 linear_addr = get_addr_linear(info, info->rip, &(info->segments.cs));
1250 if (info->mem_mode == PHYSICAL_MEM) {
1251 v3_gpa_to_hva(info, linear_addr, &host_addr);
1252 } else if (info->mem_mode == VIRTUAL_MEM) {
1253 v3_gva_to_hva(info, linear_addr, &host_addr);
1256 V3_Print(info->vm_info, info, "VMX core %u: Host Address of rip = 0x%p\n", info->vcpu_id, (void *)host_addr);
1258 V3_Print(info->vm_info, info, "VMX core %u: Instr (15 bytes) at %p:\n", info->vcpu_id, (void *)host_addr);
1259 v3_dump_mem((uint8_t *)host_addr, 15);
1261 v3_print_stack(info);
1265 print_exit_log(info);
1269 v3_wait_at_barrier(info);
1272 if (info->vm_info->run_state == VM_STOPPED) {
1273 info->core_run_state = CORE_STOPPED;
1277 if ((info->num_exits % 5000) == 0) {
1278 V3_Print(info->vm_info, info, "VMX Exit number %d\n", (uint32_t)info->num_exits);
1284 #ifdef V3_CONFIG_PMU_TELEMETRY
1285 v3_pmu_telemetry_end(info);
1288 #ifdef V3_CONFIG_PWRSTAT_TELEMETRY
1289 v3_pwrstat_telemetry_end(info);
1298 #define VMX_FEATURE_CONTROL_MSR 0x0000003a
1299 #define CPUID_VMX_FEATURES 0x00000005 /* LOCK and VMXON */
1300 #define CPUID_1_ECX_VTXFLAG 0x00000020
1302 int v3_is_vmx_capable() {
1303 v3_msr_t feature_msr;
1304 uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;
1306 v3_cpuid(0x1, &eax, &ebx, &ecx, &edx);
1308 PrintDebug(VM_NONE, VCORE_NONE, "ECX: 0x%x\n", ecx);
1310 if (ecx & CPUID_1_ECX_VTXFLAG) {
1311 v3_get_msr(VMX_FEATURE_CONTROL_MSR, &(feature_msr.hi), &(feature_msr.lo));
1313 PrintDebug(VM_NONE, VCORE_NONE, "MSRREGlow: 0x%.8x\n", feature_msr.lo);
1315 if ((feature_msr.lo & CPUID_VMX_FEATURES) != CPUID_VMX_FEATURES) {
1316 PrintDebug(VM_NONE, VCORE_NONE, "VMX is locked -- enable in the BIOS\n");
1321 PrintDebug(VM_NONE, VCORE_NONE, "VMX not supported on this cpu\n");
1329 int v3_reset_vmx_vm_core(struct guest_info * core, addr_t rip) {
1332 if ((core->shdw_pg_mode == NESTED_PAGING) &&
1333 (v3_mach_type == V3_VMX_EPT_UG_CPU)) {
1336 core->segments.cs.selector = rip << 8;
1337 core->segments.cs.limit = 0xffff;
1338 core->segments.cs.base = rip << 12;
1340 core->vm_regs.rdx = core->vcpu_id;
1341 core->vm_regs.rbx = rip;
1349 void v3_init_vmx_cpu(int cpu_id) {
1350 addr_t vmx_on_region = 0;
1351 extern v3_cpu_arch_t v3_mach_type;
1352 extern v3_cpu_arch_t v3_cpu_types[];
1354 if (v3_mach_type == V3_INVALID_CPU) {
1355 if (v3_init_vmx_hw(&hw_info) == -1) {
1356 PrintError(VM_NONE, VCORE_NONE, "Could not initialize VMX hardware features on cpu %d\n", cpu_id);
1364 // Setup VMXON Region
1365 vmx_on_region = allocate_vmcs();
1368 if (vmx_on(vmx_on_region) == VMX_SUCCESS) {
1369 V3_Print(VM_NONE, VCORE_NONE, "VMX Enabled\n");
1370 host_vmcs_ptrs[cpu_id] = vmx_on_region;
1372 V3_Print(VM_NONE, VCORE_NONE, "VMX already enabled\n");
1373 V3_FreePages((void *)vmx_on_region, 1);
1376 PrintDebug(VM_NONE, VCORE_NONE, "VMXON pointer: 0x%p\n", (void *)host_vmcs_ptrs[cpu_id]);
1379 struct vmx_sec_proc_ctrls sec_proc_ctrls;
1380 sec_proc_ctrls.value = v3_vmx_get_ctrl_features(&(hw_info.sec_proc_ctrls));
1382 if (sec_proc_ctrls.enable_ept == 0) {
1383 V3_Print(VM_NONE, VCORE_NONE, "VMX EPT (Nested) Paging not supported\n");
1384 v3_cpu_types[cpu_id] = V3_VMX_CPU;
1385 } else if (sec_proc_ctrls.unrstrct_guest == 0) {
1386 V3_Print(VM_NONE, VCORE_NONE, "VMX EPT (Nested) Paging supported\n");
1387 v3_cpu_types[cpu_id] = V3_VMX_EPT_CPU;
1389 V3_Print(VM_NONE, VCORE_NONE, "VMX EPT (Nested) Paging + Unrestricted guest supported\n");
1390 v3_cpu_types[cpu_id] = V3_VMX_EPT_UG_CPU;
1397 void v3_deinit_vmx_cpu(int cpu_id) {
1398 extern v3_cpu_arch_t v3_cpu_types[];
1399 v3_cpu_types[cpu_id] = V3_INVALID_CPU;
1401 if (host_vmcs_ptrs[cpu_id] != 0) {
1402 V3_Print(VM_NONE, VCORE_NONE, "Disabling VMX\n");
1404 if (vmx_off() != VMX_SUCCESS) {
1405 PrintError(VM_NONE, VCORE_NONE, "Error executing VMXOFF\n");
1408 V3_FreePages((void *)host_vmcs_ptrs[cpu_id], 1);
1410 host_vmcs_ptrs[cpu_id] = 0;