2 * This file is part of the Palacios Virtual Machine Monitor developed
3 * by the V3VEE Project with funding from the United States National
4 * Science Foundation and the Department of Energy.
6 * The V3VEE Project is a joint project between Northwestern University
7 * and the University of New Mexico. You can find out more at
10 * Copyright (c) 2008, Jack Lange <jarusl@cs.northwestern.edu>
11 * Copyright (c) 2008, The V3VEE Project <http://www.v3vee.org>
12 * All rights reserved.
14 * Author: Jack Lange <jarusl@cs.northwestern.edu>
16 * This is free software. You are permitted to use,
17 * redistribute, and modify it as specified in the file "V3VEE_LICENSE".
21 #include <palacios/svm_io.h>
22 #include <palacios/vmm_io.h>
23 #include <palacios/vmm_ctrl_regs.h>
24 #include <palacios/vmm_decoder.h>
25 #include <palacios/vm_guest_mem.h>
27 #ifndef CONFIG_DEBUG_IO
29 #define PrintDebug(fmt, args...)
33 static int update_map(struct v3_vm_info * vm, uint16_t port, int hook_read, int hook_write) {
34 uchar_t * bitmap = (uint8_t *)(vm->io_map.arch_data);;
38 if ((hook_read == 0) && (hook_write == 0)) {
39 *(bitmap + major) &= ~(0x1 << minor);
41 *(bitmap + major) |= (0x1 << minor);
48 int v3_init_svm_io_map(struct v3_vm_info * vm) {
49 vm->io_map.update_map = update_map;
51 vm->io_map.arch_data = V3_VAddr(V3_AllocPages(3));
52 memset(vm->io_map.arch_data, 0, PAGE_SIZE_4KB * 3);
55 v3_refresh_io_map(vm);
60 int v3_deinit_svm_io_map(struct v3_vm_info * vm) {
61 V3_FreePages(V3_PAddr(vm->io_map.arch_data), 3);
67 // This should package up an IO request and call vmm_handle_io
68 int v3_handle_svm_io_in(struct guest_info * core, struct svm_io_info * io_info) {
69 struct v3_io_hook * hook = v3_get_io_hook(core->vm_info, io_info->port);
73 PrintError("Hook Not present for in on port 0x%x\n", io_info->port);
74 // error, we should not have exited on this port
81 } else if (io_info->sz16) {
83 } else if (io_info->sz32) {
87 PrintDebug("IN of %d bytes on port %d (0x%x)\n", read_size, io_info->port, io_info->port);
89 if (hook->read(core, io_info->port, &(core->vm_regs.rax), read_size, hook->priv_data) != read_size) {
90 // not sure how we handle errors.....
91 PrintError("Read Failure for in on port 0x%x\n", io_info->port);
102 /* We might not handle wrap around of the RDI register correctly...
103 * In that if we do wrap around the effect will manifest in the higher bits of the register
105 int v3_handle_svm_io_ins(struct guest_info * core, struct svm_io_info * io_info) {
106 struct v3_io_hook * hook = v3_get_io_hook(core->vm_info, io_info->port);
111 struct v3_segment * theseg = &(core->segments.es); // default is ES
115 // This is kind of hacky...
116 // direction can equal either 1 or -1
117 // We will multiply the final added offset by this value to go the correct direction
119 struct rflags * flags = (struct rflags *)&(core->ctrl_regs.rflags);
127 PrintError("Hook Not present for ins on port 0x%x\n", io_info->port);
128 // error, we should not have exited on this port
134 if (v3_gva_to_hva(core, get_addr_linear(core, core->rip, &(core->segments.cs)), &inst_ptr) == -1) {
135 PrintError("Can't access instruction\n");
139 while (is_prefix_byte(*((char *)inst_ptr))) {
140 switch (*((char *)inst_ptr)) {
141 case PREFIX_CS_OVERRIDE:
142 theseg = &(core->segments.cs);
144 case PREFIX_SS_OVERRIDE:
145 theseg = &(core->segments.ss);
147 case PREFIX_DS_OVERRIDE:
148 theseg = &(core->segments.ds);
150 case PREFIX_ES_OVERRIDE:
151 theseg = &(core->segments.es);
153 case PREFIX_FS_OVERRIDE:
154 theseg = &(core->segments.fs);
156 case PREFIX_GS_OVERRIDE:
157 theseg = &(core->segments.gs);
166 PrintDebug("INS on port %d (0x%x)\n", io_info->port, io_info->port);
170 } else if (io_info->sz16) {
172 } else if (io_info->sz32) {
175 PrintError("io_info Invalid Size\n");
180 if (io_info->addr16) {
182 } else if (io_info->addr32) {
184 } else if (io_info->addr64) {
185 mask = 0xffffffffffffffffLL;
187 // This value should be set depending on the host register size...
188 mask = get_gpr_mask(core);
190 PrintDebug("INS io_info invalid address size, mask=0x%p, io_info=0x%p\n",
191 (void *)(addr_t)mask, (void *)(addr_t)(io_info));
192 // PrintDebug("INS Aborted... Check implementation\n");
197 rep_num = core->vm_regs.rcx & mask;
198 //rep_num = info->vm_regs.rcx;
202 PrintDebug("INS size=%d for %d steps\n", read_size, rep_num);
204 while (rep_num > 0) {
206 dst_addr = get_addr_linear(core, (core->vm_regs.rdi & mask), theseg);
208 // PrintDebug("Writing 0x%p\n", (void *)dst_addr);
210 if (v3_gva_to_hva(core, dst_addr, &host_addr) == -1) {
211 // either page fault or gpf...
212 PrintError("Could not convert Guest VA to host VA\n");
216 if (hook->read(core, io_info->port, (char *)host_addr, read_size, hook->priv_data) != read_size) {
217 // not sure how we handle errors.....
218 PrintError("Read Failure for ins on port 0x%x\n", io_info->port);
222 core->vm_regs.rdi += (read_size * direction);
234 int v3_handle_svm_io_out(struct guest_info * core, struct svm_io_info * io_info) {
235 struct v3_io_hook * hook = v3_get_io_hook(core->vm_info, io_info->port);
239 PrintError("Hook Not present for out on port 0x%x\n", io_info->port);
240 // error, we should not have exited on this port
247 } else if (io_info->sz16) {
249 } else if (io_info->sz32) {
253 PrintDebug("OUT of %d bytes on port %d (0x%x)\n", write_size, io_info->port, io_info->port);
255 if (hook->write(core, io_info->port, &(core->vm_regs.rax), write_size, hook->priv_data) != write_size) {
256 // not sure how we handle errors.....
257 PrintError("Write Failure for out on port 0x%x\n", io_info->port);
265 /* We might not handle wrap around of the RSI register correctly...
266 * In that if we do wrap around the effect will manifest in the higher bits of the register
269 int v3_handle_svm_io_outs(struct guest_info * core, struct svm_io_info * io_info) {
271 struct v3_io_hook * hook = v3_get_io_hook(core->vm_info, io_info->port);
277 struct v3_segment * theseg = &(core->segments.ds); // default is DS
279 // This is kind of hacky...
280 // direction can equal either 1 or -1
281 // We will multiply the final added offset by this value to go the correct direction
283 struct rflags * flags = (struct rflags *)&(core->ctrl_regs.rflags);
291 PrintError("Hook Not present for outs on port 0x%x\n", io_info->port);
292 // error, we should not have exited on this port
296 PrintDebug("OUTS on port %d (0x%x)\n", io_info->port, io_info->port);
300 } else if (io_info->sz16) {
302 } else if (io_info->sz32) {
307 if (io_info->addr16) {
309 } else if (io_info->addr32) {
311 } else if (io_info->addr64) {
312 mask = 0xffffffffffffffffLL;
314 // This value should be set depending on the host register size...
315 mask = get_gpr_mask(core);
317 PrintDebug("OUTS io_info invalid address size, mask=0%p, io_info=0x%p\n",
318 (void *)(addr_t)mask, (void *)(addr_t)io_info);
319 // PrintDebug("INS Aborted... Check implementation\n");
321 // should never happen
322 //PrintDebug("Invalid Address length\n");
327 rep_num = core->vm_regs.rcx & mask;
333 if (v3_gva_to_hva(core, get_addr_linear(core, core->rip, &(core->segments.cs)), &inst_ptr) == -1) {
334 PrintError("Can't access instruction\n");
338 while (is_prefix_byte(*((char *)inst_ptr))) {
339 switch (*((char *)inst_ptr)) {
340 case PREFIX_CS_OVERRIDE:
341 theseg = &(core->segments.cs);
343 case PREFIX_SS_OVERRIDE:
344 theseg = &(core->segments.ss);
346 case PREFIX_DS_OVERRIDE:
347 theseg = &(core->segments.ds);
349 case PREFIX_ES_OVERRIDE:
350 theseg = &(core->segments.es);
352 case PREFIX_FS_OVERRIDE:
353 theseg = &(core->segments.fs);
355 case PREFIX_GS_OVERRIDE:
356 theseg = &(core->segments.gs);
364 PrintDebug("OUTS size=%d for %d steps\n", write_size, rep_num);
366 while (rep_num > 0) {
367 addr_t host_addr = 0;
369 dst_addr = get_addr_linear(core, (core->vm_regs.rsi & mask), theseg);
371 if (v3_gva_to_hva(core, dst_addr, &host_addr) == -1) {
372 PrintError("Could not translate outs dest addr, either page fault or gpf...\n");
376 if (hook->write(core, io_info->port, (char*)host_addr, write_size, hook->priv_data) != write_size) {
377 // not sure how we handle errors.....
378 PrintError("Write Failure for outs on port 0x%x\n", io_info->port);
382 core->vm_regs.rsi += write_size * direction;